

## **OMAP3530 and OMAP3525 Applications Processors**

Check for Samples: OMAP3530, OMAP3525

### 1 OMAP3530 and OMAP3525 Applications Processors

#### 1.1 Features

- OMAP3530 and OMAP3525 Devices:
  - OMAP™ 3 Architecture
  - MPU Subsystem
    - Up to 720-MHz ARM® Cortex<sup>™</sup>-A8 Core
    - NEON™ SIMD Coprocessor
  - High-Performance Image, Video, Audio (IVA2.2™) Accelerator Subsystem
    - Up to 520-MHz TMS320C64x+™ DSP Core
    - Enhanced Direct Memory Access (EDMA) Controller (128 Independent Channels)
    - Video Hardware Accelerators
  - PowerVR® SGX™ Graphics Accelerator (OMAP3530 Device Only)
    - Tile-Based Architecture Delivering up to 10 MPoly/sec
    - Universal Scalable Shader Engine: Multithreaded Engine Incorporating Pixel and Vertex Shader Functionality
    - Industry Standard API Support: OpenGLES 1.1 and 2.0, OpenVG1.0
    - Fine-Grained Task Switching, Load Balancing, and Power Management
    - Programmable High-Quality Image Anti-Aliasing
  - Fully Software-Compatible with C64x and ARM9™
  - Commercial and Extended Temperature Grades
- Advanced Very-Long-Instruction-Word (VLIW) TMS320C64x+ DSP Core
  - Eight Highly Independent Functional Units
    - Six ALUs (32- and 40-Bit), Each Supports Single 32-Bit, Dual 16-Bit, or Quad 8-Bit Arithmetic per Clock Cycle
    - Two Multipliers Support Four 16 x 16-Bit Multiplies (32-Bit Results) per Clock Cycle or Eight 8 x 8-Bit Multiplies (16-Bit Results) per Clock Cycle
  - Load-Store Architecture with Nonaligned Support
  - 64 32-Bit General-Purpose Registers
  - Instruction Packing Reduces Code Size
  - All Instructions Conditional
  - Additional C64x+ Enhancements

- Protected Mode Operation
- Exceptions Support for Error Detection and Program Redirection
- Hardware Support for Modulo Loop Operation
- C64x+ L1 and L2 Memory Architecture
  - 32KB of L1P Program RAM and Cache (Direct Mapped)
  - 80KB of L1D Data RAM and Cache (2-Way Set-Associative)
  - 64KB of L2 Unified Mapped RAM and Cache (4-Way Set-Associative)
  - 32KB of L2 Shared SRAM and 16KB of L2 ROM
- C64x+ Instruction Set Features
  - Byte-Addressable (8-, 16-, 32-, and 64-Bit Data)
  - 8-Bit Overflow Protection
  - Bit Field Extract, Set, Clear
  - Normalization, Saturation, Bit-Counting
  - Compact 16-Bit Instructions
  - Additional Instructions to Support Complex Multiplies
- ARM Cortex-A8 Core
  - ARMv7 Architecture
    - TrustZone®
    - Thumb®-2
    - MMU Enhancements
  - In-Order, Dual-Issue, Superscalar Microprocessor Core
  - NEON Multimedia Architecture
  - Over 2x Performance of ARMv6 SIMD
  - Supports Both Integer and Floating-Point SIMD
  - Jazelle® RCT Execution Environment Architecture
  - Dynamic Branch Prediction with Branch Target Address Cache, Global History Buffer, and 8-Entry Return Stack
  - Embedded Trace Macrocell (ETM) Support for Noninvasive Debug
- ARM Cortex-A8 Memory Architecture:
  - 16-KB Instruction Cache (4-Way Set-

Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

All trademarks are the property of their respective owners.



#### Associative)

- 16-KB Data Cache (4-Way Set-Associative)
- 256-KB L2 Cache
- 112KB of ROM
- 64KB of Shared SRAM
- Endianess:
  - ARM Instructions Little Endian
  - ARM Data Configurable
  - DSP Instruction and Data Little Endian
- External Memory Interfaces:
  - SDRAM Controller (SDRC)
    - 16- and 32-Bit Memory Controller with 1GB of Total Address Space
    - Interfaces to Low-Power Double Data Rate (LPDDR) SDRAM
    - SDRAM Memory Scheduler (SMS) and Rotation Engine
  - General Purpose Memory Controller (GPMC)
    - 16-Bit-Wide Multiplexed Address and Data Bus
    - Up to 8 Chip-Select Pins with 128-MB Address Space per Chip-Select Pin
    - Glueless Interface to NOR Flash, NAND Flash (with ECC Hamming Code Calculation), SRAM, and Pseudo-SRAM
    - Flexible Asynchronous Protocol Control for Interface to Custom Logic (FPGA, CPLD, ASICs, and so forth)
    - Nonmultiplexed Address and Data Mode (Limited 2-KB Address Space)
- System Direct Memory Access (sDMA) Controller (32 Logical Channels with Configurable Priority)
- Camera Image Signal Processor (ISP)
  - CCD and CMOS Imager Interface
  - Memory Data Input
  - BT.601 (8-Bit) and BT.656 (10-Bit) Digital YCbCr 4:2:2 Interface
  - Glueless Interface to Common Video Decoders
  - Resize Engine
    - Resize Images From 1/4x to 4x
    - Separate Horizontal and Vertical Control
- Display Subsystem
  - Parallel Digital Output
    - Up to 24-Bit RGB
    - HD Maximum Resolution
    - Supports Up to 2 LCD Panels
    - Support for Remote Frame Buffer Interface (RFBI) LCD Panels
  - 2 10-Bit Digital-to-Analog Converters (DACs)
     Supporting:
    - Composite NTSC and PAL Video

- Luma and Chroma Separate Video (S-Video)
- Rotation 90-, 180-, and 270-Degrees
- Resize Images From 1/4x to 8x
- Color Space Converter
- 8-Bit Alpha Blending
- Serial Communication
  - 5 Multichannel Buffered Serial Ports (McBSPs)
    - 512-Byte Transmit and Receive Buffer (McBSP1, McBSP3, McBSP4, and McBSP5)
    - 5-KB Transmit and Receive Buffer (McBSP2)
    - SIDETONE Core Support (McBSP2 and McBSP3 Only) For Filter, Gain, and Mix Operations
    - Direct Interface to I2S and PCM Device and TDM Buses
    - 128-Channel Transmit and Receive Mode
  - Four Master or Slave Multichannel Serial Port Interface (McSPI) Ports
  - High-, Full-, and Low-Speed USB OTG Subsystem (12- and 8-Pin ULPI Interface)
  - High-, Full-, and Low-Speed Multiport USB Host Subsystem
    - 12- and 8-Pin ULPI Interface or 6-, 4-, and 3-Pin Serial Interface
    - Supports Transceiverless Link Logic (TLL)
  - One HDQ™/1-Wire® Interface
  - Three UARTs (One with Infrared Data Association [IrDA] and Consumer Infrared [CIR] Modes)
  - Three Master and Slave High-Speed Inter-Integrated Circuit (I<sup>2</sup>C) Controllers
- Removable Media Interfaces:
  - Three Multimedia Card (MMC)/Secure Digital (SD) with Secure Data I/O (SDIO)
- Comprehensive Power, Reset, and Clock Management
  - SmartReflex™ Technology
  - Dynamic Voltage and Frequency Scaling (DVFS)
- Test Interfaces
  - IEEE 1149.1 (JTAG) Boundary-Scan Compatible
  - ETM Interface
  - Serial Data Transport Interface (SDTI)
- 12 32-Bit General-Purpose Timers
- 2 32-Bit Watchdog Timers
- 1 32-Bit 32-kHz Sync Timer
- Up to 188 General-Purpose I/O (GPIO) Pins (Multiplexed with Other Device Functions)

www.ti.com

- 65-nm CMOS Technologies
- Package-On-Package (POP) Implementation for Memory Stacking (Not Available in CUS Package)
- Discrete Memory Interface (Not Available in **CBC Package)**
- Packages:
  - 515-pin s-PBGA Package (CBB Suffix), .5-mm Ball Pitch (Top), .4-mm Ball Pitch (Bottom)
  - 515-pin s-PBGA Package (CBC Suffix),

### **Applications**

- **Portable Navigation Devices**
- **Portable Media Player**
- **Digital Video Camera**
- **Portable Data Collection**
- **Point-of-Sale Devices**
- Gaming
- **Web Tablet**
- **Smart White Goods**
- **Smart Home Controllers**

- .65-mm Ball Pitch (Top), .5-mm Ball Pitch (Bottom)
- 423-pin s-PBGA Package (CUS Suffix), .65-mm Ball Pitch
- 1.8-V I/O and 3.0-V (MMC1 Only), 0.985-V to 1.35-V Adaptive Processor Core Voltage 0.985-V to 1.35-V Adaptive Core Logic Voltage

Note: These are default Operating Performance Point (OPP) voltages and could be optimized to

lower values using SmartReflex AVS.



### 1.3 Description

OMAP3530 and OMAP3525 devices are based on the enhanced OMAP 3 architecture.

The OMAP 3 architecture is designed to provide best-in-class video, image, and graphics processing sufficient to support the following:

- Streaming video
- Video conferencing
- · High-resolution still image

The device supports high-level operating systems (HLOSs), such as:

- Linux®
- Windows® CE
- Android™

This OMAP device includes state-of-the-art power-management techniques required for high-performance mobile products.

The following subsystems are part of the device:

- Microprocessor unit (MPU) subsystem based on the ARM Cortex-A8 microprocessor
- IVA2.2 subsystem with a C64x+ digital signal processor (DSP) core
- PowerVR SGX subsystem for 3D graphics acceleration to support display (OMAP3530 device only)
- Camera image signal processor (ISP) that supports multiple formats and interfacing options connected to a wide variety of image sensors
- Display subsystem with a wide variety of features for multiple concurrent image manipulation, and a programmable interface supporting a wide variety of displays. The display subsystem also supports NTSC and PAL video out.
- Level 3 (L3) and level 4 (L4) interconnects that provide high-bandwidth data transfers for multiple initiators to the internal and external memory controllers and to on-chip peripherals

The device also offers:

- A comprehensive power- and clock-management scheme that enables high-performance, low-power
  operation, and ultralow-power standby features. The device also supports SmartReflex adaptative
  voltage control. This power-management technique for automatic control of the operating voltage of a
  module reduces the active power consumption.
- Memory-stacking feature using the package-on-package (POP) implementation (CBB and CBC packages only)

OMAP3530 and OMAP3525 devices are available in a 515-pin s-PBGA package (CBB suffix), 515-pin s-PBGA package (CBC suffix), and a 423-pin s-PBGA package (CUS suffix). Some features of the CBB and CBC packages are not available in the CUS package. (See Table 1-1 for package differences).

This data manual presents the electrical and mechanical specifications for the OMAP3530 and OMAP3525 applications processors. The information in this data manual applies to both the commercial and extended temperature versions of the OMAP3530 and OMAP3525 applications processors unless otherwise indicated. This data manual consists of the following sections:

- Section 2, Terminal Description: assignment, electrical characteristics, multiplexing, and functional description
- Section 3, Electrical Characteristics: power domains, operating conditions, power consumption, and DC characteristics
- Section 4, Clock Specifications: input and output clocks, DPLL and DLL
- Section 5, Video DAC Specifications
- Section 6, Timing Requirements and Switching Characteristics
- Section 7, Package Characteristics: thermal characteristics, device nomenclature, and mechanical data for available packaging



#### 1.4 Functional Block Diagram

Figure 1-1 shows the functional block diagram of the OMAP3530 and OMAP3525 applications processors.



Figure 1-1. OMAP3530 and OMAP3525 Device Functional Block Diagram



## Table 1-1. Differences Between CBB, CBC, and CUS Packages

| FEATURE                            | CBB PACKAGE                                                                                                                                                                                        | CBC PACKAGE                                                                                                                                                                                       | CUS PACKAGE                                                                                                                                                       |
|------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Pin Assignments                    | For CBB package pin assignments see Table 2-1, Ball Characteristics (CBB Pkg.)                                                                                                                     | For CBC package pin assignments see Table 2-2, Ball Characteristics (CBC Pkg.)                                                                                                                    | For CUS package pin assignments see Table 2-3, Ball Characteristics (CUS Pkg.)                                                                                    |
| Package-On-Package (POP) Interface | POP interface supported                                                                                                                                                                            | POP interface supported                                                                                                                                                                           | POP interface not available                                                                                                                                       |
| Discrete Memory Interface          | Discrete Memory Interface supported                                                                                                                                                                | Discrete Memory Interface not supported                                                                                                                                                           | Discrete Memory Interface supported                                                                                                                               |
| GPMC                               | Eight chip-select pins available                                                                                                                                                                   | Eight chip-select pins available                                                                                                                                                                  | Chip-select pins gpmc_ncs1 and gpmc_ncs2 are not available                                                                                                        |
| GFIVIC                             | Four wait pins available                                                                                                                                                                           | Four wait pins available                                                                                                                                                                          | Wait pins gpmc_wait1 and gpmc_wait2 are not available                                                                                                             |
| UART1                              | CTS signal is available on 3 pins (triple muxed): uart1_cts (AG22 / W8 / T21), uart1_rts (AH22 / AA9), uart1_tx (F28 / Y8 / AE7), uart1_rx (E26 / AA8)                                             | The following signals are either available on two (double muxed) or three pins (triple muxed): uart1_cts (AE21 / T19 / W2), uart1_rts (AE22 / R2), uart1_rx (H3 / H25 / AE4), uart1_tx (L4 / G26) | CTS signal is available on 3 pins (triple muxed): uart1_cts (AC19 / AC2 / AA18), uart1_rts (W6 / AB19), uart1_tx (E23 / V7 / AC3), uart1_rx (D24 / W7)            |
| UART2                              | The following signals are available on two pins (double muxed): uart2_cts (AF6/AB26), uart2_rts (AE6/AB25), uart2_tx (AF5/AA25), uart2_rx (AE5/AD25)                                               | The following signals are available on two pins (double muxed): uart2_cts (Y24/P3), uart2_rts (AA24/N3), uart2_tx (AD22/U3), uart2_rx (AD21/W3)                                                   | The following signals are available on one pin only: uart2_cts (V6), uart2_rts (V5), uart2_tx (W4), uart2_rx (V4)                                                 |
| McBSP3                             | The following signals are available on three pins (triple muxed): mcbsp3_dx (AF6 / AB26 / V21), mcbsp3_dr (AE6 / AB25 / U21), mcbsp3_clkx (AF5 / AA25 / W21), and mcbsp3_fsx (AE5 / AD25 / K26)    | The following signals are available on two pins (triple muxed): mcbsp3_dx (U17/ Y24/ P3), mcbsp3_dr (T20/ AA24 / N3), mcbsp3_clkx (T17/ AD22 / U3), mcbsp3_fsx (P20/ AD21 / W3)                   | The following signals are available on two pins only (double muxed): mcbsp3_dx (V6/W18), mcbsp3_dr (V5/Y18), mcbsp3_clkx (W4/V18), and mcbsp3_fsx (V4/AA19)       |
| GP Timer                           | The following signals are available on three pins (triple muxed): gpt8_pwm_evt (N8 / AD25 / V3), gpt9_pwm_evt (T8 / AB26 / Y2), gpt10_pwm_evt (R8 / AB25 / Y3), and gpt11_pwm_evt (P8 / AA25 / Y4) | The following signals are available on three pins (triple muxed): gpt8_pwm_evt (C5/AD21/V9), gpt9_pwm_evt (B4/W8/Y24), gpt10_pwm_evt(C4/U8/AA24), gpt11_pwm_evt(B5/V8/AD22)                       | The following signals are available on two pins only (double muxed): gpt8_pwm_evt (G4/M4), gpt9_pwm_evt (F4/N4), gpt10_pwm_evt (G5/N3), and gpt11_pwm_evt (F3/M5) |
| McBSP4                             | The following signals are available on two pins (double muxed): mcbsp4_clkx (T8/AE1), mcbsp4_dr (R8/AD1), mcbsp4_dx (P8/AD2), mcbsp4_fsx (N8/AC1)                                                  | The following signals are available on two pins (double muxed): mcbsp4_clkx (B4 / V3), mcbsp4_dr (C4 / U4), mcbsp4_dx (B5 / R3), mcbsp4_fsx (C5 / T3)                                             | The following signals are available on one pin only: mcbsp4_clkx (F4), mcbsp4_dr (G5), mcbsp4_dx (F3), mcbsp4_fsx (G4)                                            |
| HSUSB3_TLL                         | Supported                                                                                                                                                                                          | Supported                                                                                                                                                                                         | Not supported                                                                                                                                                     |
| MM_FSUSB3                          | Supported                                                                                                                                                                                          | Supported                                                                                                                                                                                         | Not supported                                                                                                                                                     |
| McSPI1                             | Four chip-select pins are available                                                                                                                                                                | Four chip-select pins are available                                                                                                                                                               | Chip-select pins mcspi1_cs1 and mcspi_cs2 are not available                                                                                                       |
| ММСЗ                               | The following signals are available on two pins (double muxed): mmc3_cmd (AC3 / AE10), and mmc3_clk (AB1 / AF10)                                                                                   | The following signals are available on two pins (double muxed): mmc3_cmd (R8 / AB3), mmc3_clk (R9 / AB2)                                                                                          | The following signals are available on one pin only: mmc3_cmd (AD3), and mmc3_clk (AC1)                                                                           |



## Table 1-1. Differences Between CBB, CBC, and CUS Packages (continued)

| FEATURE | CBB PACKAGE                               | CBC PACKAGE                               | CUS PACKAGE                                                                                                                                                                                                                    |
|---------|-------------------------------------------|-------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|         |                                           |                                           | A maximum of 170 GPIO pins are supported.                                                                                                                                                                                      |
| GPIO    | A maximum of 188 GPIO pins are supported. | A maximum of 188 GPIO pins are supported. | The following GPIO pins are not available: gpio_112, gpio_113, gpio_114, gpio_115, gpio_52, gpio_53, gpio_63, gpio_64, gpio_144, gpio_145, gpio_146, gpio_147, gpio_152, gpio_153, gpio_154, gpio_155, gpio_155, and gpio_176. |
|         |                                           |                                           | Pin muxing restricts the total<br>number of GPIO pins available at<br>one time. For more details, see<br>Table 2-4, Multiplexing<br>Characteristics (CUS Pkg.).                                                                |



| 1   |        | P3530 and OMAP3525 Applications essors |   | 4.2<br>4.3 | Output Clock Specifications                   |            |
|-----|--------|----------------------------------------|---|------------|-----------------------------------------------|------------|
|     | 1.1    | Features                               | 5 |            | O DAC SPECIFICATIONS                          |            |
|     | 1.2    | Applications <u>3</u>                  |   | 5.1        | Interface Description                         | 148        |
|     | 1.3    | Description <u>4</u>                   |   | 5.2        | Electrical Specifications Over Recommended    |            |
|     | 1.4    | Functional Block Diagram 5             |   |            | Operating Conditions                          | 150        |
| Rev | ision/ | History 9                              |   | 5.3        | Analog Supply (vdda_dac) Noise Requirements . | 152        |
| 2   | TERI   | MINAL DESCRIPTION 10                   |   | 5.4        | External Component Value Choice               | 153        |
|     | 2.1    | Terminal Assignment 10                 | 6 |            | NG REQUIREMENTS AND SWITCHING                 |            |
|     | 2.2    | Pin Assignments                        |   | СНА        | RACTERISTICS                                  | <u>154</u> |
|     | 2.3    | Ball Characteristics                   |   | 6.1        | Timing Test Conditions                        | <u>154</u> |
|     | 2.4    | Multiplexing Characteristics           |   | 6.2        | Interface Clock Specifications                | <u>154</u> |
|     | 2.5    | Signal Description                     |   | 6.3        | Timing Parameters                             | 155        |
| 3   | ELEC   | CTRICAL CHARACTERISTICS 119            |   | 6.4        | External Memory Interfaces                    | 156        |
|     | 3.1    | Power Domains                          |   | 6.5        | Video Interfaces                              | 185        |
|     | 3.2    | Absolute Maximum Ratings 121           |   | 6.6        | Serial Communications Interfaces              | 202        |
|     | 3.3    | Recommended Operating Conditions 123   |   | 6.7        | Removable Media Interfaces                    | 235        |
|     | 3.4    | DC Electrical Characteristics          |   | 6.8        | Test Interfaces                               | 250        |
|     | 3.5    | Core Voltage Decoupling                | 7 | PAC        | KAGE CHARACTERISTICS                          | 256        |
|     | 3.6    | Power-up and Power-down                |   | 7.1        | Package Thermal Resistance                    | 256        |
| 4   |        | CK SPECIFICATIONS                      |   | 7.2        | Device Support                                | 256        |
| -   | 4.1    | Input Clock Specifications             |   |            |                                               |            |
|     |        |                                        |   |            |                                               |            |



### **Revision History**

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

This data manual revision history table highlights the technical changes made to the SPRS507F device-specific data manual to make it an SPRS507H revision.

| SEE                                                      | ADDITIONS/MODIFICATIONS/DELETIONS                                                                                                                                                                                                      |
|----------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| General                                                  | <ul> <li>Added Android to list of supported Operating Systems</li> <li>3D Mobile Gaming not supported</li> <li>Updated/Changed incorrect cross-references</li> </ul>                                                                   |
| Section 1.2<br>Applications                              | <ul><li>Created Applications section</li><li>Updated/Changed supported applications</li></ul>                                                                                                                                          |
| Table 1-1 Differences Between CBB, CBC, and CUS Packages | <ul> <li>Moved table to appear after the Functional Block Diagram</li> <li>Updated/Changed the GPIO FEATURE row CUS PACKAGE column "For more details, see" cross-reference to Multiplexing Characteristics (CUS Pkg.) table</li> </ul> |
| Section 3.3 Recommended Operating Conditions             | Added the paragraph, "The information in the notes below"                                                                                                                                                                              |
| Section 6.5.1<br>Camera Interface                        | Updated/Changed the paragraph, "The camera subsystem provides"                                                                                                                                                                         |



#### 2 TERMINAL DESCRIPTION

#### 2.1 Terminal Assignment

Figure 2-1 through Figure 2-5 show the ball locations for the 515- and 423- ball plastic ball grid array (s-PBGA) packages. through Table 2-25 indicate the signal names and ball grid numbers for both packages.

Note: There are no balls present on the top of the 423-ball s-PBGA package.



Figure 2-1. OMAP3530/25 Applications Processor CBB s-PBGA-N515 Package (Bottom View)





Balls A1, A2, A22, A23, AB1, AB2, AB22, AB23, AC1, AC2, AC22, AC23, B1, B2, B22, and B23 are unused.

Figure 2-2. OMAP3530/25 Applications Processor CBB s-PBGA-N515 Package (Top View)





Figure 2-3. OMAP3530/25 Applications Processor CBC s-PBGA-515 Package (Bottom View)





Figure 2-4. OMAP3530/25 Applications Processor CBC s-PBGA-515 Package (Top View)





Figure 2-5. OMAP3530/25 Applications Processor CUS s-PBGA-N423 Package (Bottom View)

#### 2.2 Pin Assignments

### 2.2.1 Pin Map (Top View)

The following pin maps show the top views of the 515-pin sPBGA package **[CBB]**, the 515-pin sPBGA package **[CBC]**, and the 423-pin sPBGA package **[CUS]** pin assignments in four quadrants (A, B, C, and D).

www.ti.com

|   | 1              | 2         | 3                 | 4         | 5        | 6         | 7        | 8          | 9               | 10              | 11              | 12        | 13              | 14              |
|---|----------------|-----------|-------------------|-----------|----------|-----------|----------|------------|-----------------|-----------------|-----------------|-----------|-----------------|-----------------|
| Α | pop_a1_a1      | pop_a2_a2 | vss               | sdrc_a0   | vdds_mem | sdrc_dqs0 | sdrc_d5  | vdds_mem   | sdrc_d7         | sdrc_dqs2       | sdrc_d21        | vdds_mem  | sdrc_clk        | sdrc_nclk       |
| В | pop_b1_b1      | vss       | sdrc_a2           | sdrc_a1   | vdds_mem | sdrc_d2   | sdrc_dm0 | vdds_mem   | sdrc_d6         | sdrc_d17        | sdrc_dm2        | vdds_mem  | sdrc_d22        | sdrc_d9         |
| С | sdrc_a8        | sdrc_a7   | sdrc_a6           | sdrc_a4   | sdrc_a3  | sdrc_d1   | vss      | sdrc_d3    | sdrc_d4         | vss             | sdrc_d18        | sdrc_d20  | vss             | sdrc_d8         |
| D | sdrc_a12       | sdrc_a11  | sdrc_a10          | sdrc_a9   | sdrc_a5  | sdrc_d0   | VSS      | vdd_core   | vdd_core        | vss             | sdrc_d16        | sdrc_d19  | vss             | sdrc_d23        |
| Е | sdrc_a14       | sdrc_a13  | VSS               | vss       |          |           |          |            |                 |                 |                 |           |                 |                 |
| F | vdds_mem       | vdds_mem  | gpmc_nadv<br>_ale | gpmc_nwe  |          |           |          |            |                 |                 |                 |           |                 |                 |
| G | NC             | gpmc_noe  | gpmc_nbe0<br>_cle | gpmc_ncs0 |          |           |          |            |                 |                 |                 |           |                 |                 |
| Н | gpmc_nwp       | gpmc_d8   | gpmc_ncs1         | vdd_core  |          |           |          |            | sdrc_ba0        | sdrc_ba1        | sdrc_ncs0       | sdrc_ncs1 | sdrc_ncas       | sdrc_nras       |
| J | vdds_mem       | vdds_mem  | VSS               | vdd_core  |          |           |          | gpmc_wait3 | vdd_mpu<br>_iva | vdd_mpu<br>_iva | vdd_mpu<br>_iva | VSS       | VSS             | vdd_mpu<br>_iva |
| K | gpmc_d0        | gpmc_d9   | gpmc_a10          | gpmc_a4   |          |           |          | gpmc_wait2 | VSS             | VSS             | vdd_mpu<br>_iva | VSS       | vdd_mpu<br>_iva | vdd_mpu<br>_iva |
| L | gpmc_d1        | gpmc_d2   | gpmc_a9           | gpmc_a3   |          |           |          | gpmc_wait1 | vdd_mpu<br>_iva | vdd_mpu<br>_iva |                 |           |                 |                 |
| М | pop_y23<br>_m1 | pop_k2_m2 | gpmc_a8           | gpmc_a2   |          |           |          | gpmc_wait0 | vdd_mpu<br>_iva | vdd_mpu<br>_iva |                 |           |                 |                 |
| N | pop_u1_n1      | pop_l2_n2 | gpmc_a7           | gpmc_a1   |          |           |          | gpmc_ncs7  | vss             | vdd_mpu<br>_iva |                 |           |                 |                 |
|   | gpmc_d10       | gpmc_d3   | vss               | vss       |          |           |          | gpmc_ncs6  | vss             | vss             |                 |           |                 |                 |
| Р | gpino_u ro     |           |                   |           |          |           |          |            |                 |                 |                 |           |                 |                 |

A. Top Views are provided to assist in hardware debugging efforts.

Figure 2-6. CBB Pin Map [Quadrant A - Top View]



|                                      | 16        | 17        | 18                 | 19                 | 20                    | 21                                   | 22       | 23       | 24     | 25                          | 26                       | 27              | 28                        |
|--------------------------------------|-----------|-----------|--------------------|--------------------|-----------------------|--------------------------------------|----------|----------|--------|-----------------------------|--------------------------|-----------------|---------------------------|
| pop_a12<br>_a15                      | sdrc_dm1  | sdrc_dqs1 | vdds_mem           | sdrc_d25           | sdrc_dqs3             | sdrc_d29                             | vdds_mem | cam_vs   | cam_hs | cam_d5                      | vss                      | pop_a22<br>_a27 | pop_a23<br>_a28           |
| pop_b12<br>_b15                      | sdrc_d11  | sdrc_d14  | vdds_mem           | sdrc_d26           | sdrc_d27              | sdrc_d30                             | vdds_mem | cam_wen  | cam_d2 | cam_d10                     | cam_xclkb                | vss             | pop_b23<br>_b28           |
| sdrc_d10                             | vdds_mem  | sdrc_d13  | sdrc_d24           | vss                | sdrc_dm3              | sdrc_d31                             | vss      | cam_fld  | cam_d3 | cam_xclka                   | cam_d11                  | cam_pclk        | vdds_me                   |
| vdd_core                             | vdds_mem  | sdrc_d12  | sdrc_d15           | vss                | sdrc_d28              | vss                                  | vdd_core | vdd_core | cam_d4 | cam_strobe                  | dss_hsync                | dss_vsync       | dss_pcl                   |
|                                      |           |           |                    |                    |                       |                                      |          |          |        | vdd_core                    | dss_data6                | dss_acbias      | dss_data                  |
|                                      |           |           |                    |                    |                       |                                      |          |          |        | vdds                        | vdds                     | dss_data8       | dss_data                  |
|                                      |           |           |                    |                    |                       |                                      |          |          |        | dss_data16                  | dss_data9                | vss             | vdds_me                   |
| sdrc_nwe                             | sdrc_cke0 | sdrc_cke1 | uart3_cts<br>_rctx | uart3_rts<br>_sd   | uart3_rx<br>_irrx     | uart3_tx<br>_irtx                    |          |          |        | dss_data19                  | dss_data18               | dss data17      | vdds                      |
|                                      |           |           | _                  |                    | _                     | -                                    |          |          |        |                             |                          | _               |                           |
| vdd_mpu<br>_iva                      | VSS       | VSS       | vdd_core           | vdd_core           | vdd_core              | i2c1_sda                             |          |          |        | hdq_sio                     | dss_data21               | pop_h22<br>_j27 |                           |
| vdd_mpu<br>_iva<br>vdds_dpll<br>_dll | vss       | vss       |                    |                    |                       |                                      |          |          |        |                             | dss_data21<br>mcbsp1_fsx | _j27            | pop_k1_                   |
| _iva<br>vdds dpll                    |           |           | vdd_core           | vdd_core           | vdd_core              | i2c1_sda                             |          |          |        |                             |                          | _j27            | pop_k1_<br>cam_d          |
| _iva<br>vdds dpll                    |           |           | vdd_core           | vdd_core<br>vss    | vdd_core              | i2c1_sda i2c1_scl cap_vdd            |          |          |        | vdds_mmc1                   | mcbsp1_fsx               | cam_d8          | pop_k1_<br>cam_d          |
| _iva<br>vdds dpll                    |           |           | vdd_core           | vdd_core  vss  vss | vdd_core vdd_core vss | i2c1_sda i2c1_scl cap_vdd _sram_core |          |          |        | vdds_mmc1 vdd_core vdd_core | vss pop_k22 _m26         | cam_d8          | pop_k1_<br>cam_d<br>cam_d |

Figure 2-7. CBB Pin Map [Quadrant B - Top View]





Figure 2-8. CBB Pin Map [Quadrant C - Top View]





Figure 2-9. CBB Pin Map [Quadrant D - Top View]



| ww. | ti.com    |                   |            |           |           |            |                 |                | SPI                  | RS507H – I      | EBRUAR)         | / 2008-RE       | VISED OC        |
|-----|-----------|-------------------|------------|-----------|-----------|------------|-----------------|----------------|----------------------|-----------------|-----------------|-----------------|-----------------|
|     | 1         | 2                 | 3          | 4         | 5         | 6          | 7               | 8              | 9                    | 10              | 11              | 12              | 13              |
| Α   | pop_a1_a1 | NC                | gpmc_ncs2  | NC        | NC        | VSS        | NC              | vss            | NC                   | NC              | NC              | NC              | vss             |
| В   | NC        | vss               | gpmc_wait2 | gpmc_ncs4 | gpmc_ncs6 | gpmc_ncs3  | NC              | NC             | NC                   | NC              | NC              | NC              | NC              |
| С   | i2c2_sda  | i2c2_scl          | sys_boot2  | gpmc_ncs5 | gpmc_ncs7 | gpmc_wait3 | NC              | NC             | NC                   | NC              | vdds            | vss             | NC              |
| D   | gpmc_a9   | gpmc_a10          | sys_boot1  | sys_boot6 | NC        | NC         | vss             | NC             | vdds                 | vss             | NC              | vss             | vdd_mpu<br>_iva |
| Е   | gpmc_a7   | gpmc_a8           | sys_boot3  | sys_boot4 |           |            |                 |                |                      |                 |                 |                 |                 |
| F   | gpmc_a5   | gpmc_a6           | sys_boot0  | NC        |           |            |                 |                |                      |                 |                 |                 |                 |
| G   | vss       | gpmc_a4           | sys_boot5  | vdds      |           |            | NC              | vss            | vdd_mpu<br>_iva      | vss             | vdd_core        | vdd_mpu<br>_iva | NC              |
| Н   | gpmc_a2   | gpmc_a3           | uart1_rx   | vss       |           |            | vdd_mpu<br>_iva | NC             | NC                   | NC              | NC              | NC              | NC              |
| J   | gpmc_nbe1 | gpmc_a1           | NC         | NC        |           |            | NC              | NC             | NC                   | NC              | NC              | NC              | NC              |
| K   | vss       | gpmc_nbe0<br>_cle | mmc2_dat7  | NC        |           |            | NC              | NC             | NC                   | NC              | vdd_mpu<br>_iva | NC              | vdds_dpll       |
| L   | pop_j1_l1 | gpmc_d14          | mmc2_dat6  | uart1_tx  |           |            | vdds            | NC             | vdd_mpu<br>_iva      | vss             |                 |                 |                 |
| М   | gpmc_nwe  | gpmc_d15          | mmc2_dat5  | vdds      |           |            | vdd_core        | NC             | vdd_mpu<br>_iva      | vdd_mpu<br>_iva |                 |                 |                 |
| N   | gpmc_clk  | gpmc_noe          | mcbsp3_dr  | vss       |           |            | vdd_mpu<br>iva  | vdd_mpu<br>iva | cap_vdd<br>_sram_mpu | vss             |                 |                 |                 |

Top Views are provided to assist in hardware debugging efforts.

Figure 2-10. CBC Pin Map [Quadrant A - Top View]



| 14               | 15       | 16 | 17       | 18        | 19        | 20                        | 21 | 22  | 23                 | 24                | 25              | 26              |
|------------------|----------|----|----------|-----------|-----------|---------------------------|----|-----|--------------------|-------------------|-----------------|-----------------|
| NC               | NC       | NC | NC       | vdds      | NC        | pop_b16<br>_a20           | NC | NC  | cam_wen            | cam_d2            | pop_a20<br>_a25 | pop_a21<br>_a26 |
| NC               | NC       | NC | NC       | NC        | NC        | NC                        | NC | NC  | cam_fld            | cam_d3            | vss             | pop_b21<br>_b26 |
| NC               | NC       | NC | NC       | NC        | NC        | NC                        | NC | NC  | cam_hs             | cam_d5            | cam_xclka       | cam_pclk        |
| vss              | vdd_core | NC | NC       | vss       | NC        | vss                       | NC | NC  | cam_vs             | cam_d4            | cam_d10         | cam_strob       |
|                  |          |    |          |           |           |                           |    | vss | NC                 | vdds              | cam_xclkb       | cam_d11         |
|                  |          |    |          |           |           |                           |    |     | uart3_cts<br>_rctx | uart3_rts<br>_sd  | dss_data20      | dss_acbia       |
| NC               | NC       | NC | NC       | vdd_core  | NC        | vss                       |    |     | vss                | uart3_tx<br>_irtx | dss_pclk        | dss_data        |
| NC               | NC       | NC | NC       | NC        | NC        | vdd_core                  |    |     | NC                 | uart3_rx<br>_irrx | dss_data7       | dss_data        |
| NC               | vdds     | NC | NC       | vdds      | NC        | NC                        |    |     | hdq_sio            | i2c1_sda          | i2c1_scl        | dss_data        |
| cap_vdd<br>_wkup | VSS      | NC | NC       | mmc1_dat2 | NC        | cap_vdd<br>_sram<br>_core |    |     | NC                 | dss_hsync         | vss             | pop_h21<br>_k26 |
|                  |          |    | vss      | mmc1_cmd  | VSS       | vdds                      |    |     | vss                | vdds              | dss_data16      | dss_data1       |
|                  |          |    | vdd_core | mmc1_dat1 | mmc1_dat0 | mmc1_dat4                 |    |     | NC                 | dss_data18        | dss_vsync       | dss_data1       |
|                  |          |    | vss      | NC        | mmc1_clk  | mmc1_dat3                 |    |     | vdds_mmc1          | dss_data21        | cam_d8          | cam_d9          |

Figure 2-11. CBC Pin Map [Quadrant B - Top View]





Figure 2-12. CBC Pin Map [Quadrant C - Top View]



|                   |                   |          | mmc1_dat5        | mmc1_dat6        | mmc1_dat7        | mcbsp1_fsx       |           |           | vdds<br>_mmc1a | NC        | cam_d6           | cam_d7           |
|-------------------|-------------------|----------|------------------|------------------|------------------|------------------|-----------|-----------|----------------|-----------|------------------|------------------|
|                   |                   |          | vss              | mcbsp2<br>_clkx  | mcbsp2_dx        | vdd_core         |           |           | NC             | NC        | NC               | NC               |
|                   |                   |          | mcbsp1<br>_clkx  | mcbsp2_dr        | mcbsp<br>_clks   | mcbsp1_dr        |           |           | vss            | vdds      | NC               | NC               |
| vdds_dpll<br>_per | jtag_ntrst        | jtag_tdi | mcbsp1_dx        | mcbsp2<br>_fsx   | mcbsp1<br>_clkr  | hsusb0_stp       |           |           | NC             | tv_vfb2   | vss              | pop_p21<br>_u26  |
| jtag_tck          | jtag_tms<br>_tmsc | sys_nirq | mcbsp1_fsr       | hsusb0<br>_data2 | hsusb0_dir       | hsusb0<br>_data0 |           |           | tv_vref        | vssa_dac  | vdda_dac         | tv_out2          |
| vdds_wkup<br>_bg  | sys_clkreq        | i2c4_sda | hsusb0<br>_data4 | hsusb0_nxt       | hsusb0_clk       | hsusb0<br>_data3 |           |           | vss            | vdds      | tv_vfb1          | tv_out1          |
| jtag_emu1         | jtag_emu0         | vss      | hsusb0<br>_data7 | hsusb0<br>_data5 | hsusb0<br>_data6 | hsusb0<br>_data1 |           |           | NC             | uart2_cts | dss_data13       | vss              |
|                   |                   |          |                  |                  |                  |                  |           |           | NC             | uart2_rts | dss_data12       | dss_data1        |
|                   |                   |          |                  |                  |                  |                  |           | vss       | NC             | vdds      | dss_data23       | dss_data1        |
| NC                | vdds              | vss      | NC               | vdds             | vss              | NC               | vdd_core  | NC        | NC             | vdds      | dss_data22       | dss_data1        |
| vss               | i2c4_scl          | gpio_113 | gpio_112         | vdds             | vdds             | vdds             | uart2_rx  | uart2_tx  | dss_data4      | dss_data5 | vss              | dss_data1        |
| sys_clkout1       | cam_d1            | cam_d0   | gpio_115         | gpio_114         | cap_vdd_d        | sys_32k          | dss_data0 | dss_data1 | dss_data2      | dss_data3 | pop_y20<br>_ae25 | pop_y21<br>_ae26 |
|                   |                   |          |                  |                  |                  |                  |           | 1         |                |           | i .              |                  |

Figure 2-13. CBC Pin Map [Quadrant D - Top View]

www.ti.com

|   | 1                 | 2          | 3         | 4          | 5                 | 6               | 7               | 8               | 9               | 10              | 11              | 12              |
|---|-------------------|------------|-----------|------------|-------------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|
| Α | NC                | NC         |           | sdrc_a0    | sdrc_dqs0         |                 | sdrc_dm2        | sdrc_dqs2       |                 | sdrc_clk        | sdrc_nclk       |                 |
| В | NC                | sdrc_a4    | sdrc_a3   | sdrc_a1    | sdrc_d3           | sdrc_dm0        | sdrc_d7         | sdrc_d18        | sdrc_d19        | sdrc_d21        | sdrc_d8         | sdrc_d10        |
| С | gpmc_wait0        | gpmc_wait3 | sdrc_a5   |            | sdrc_d1           | sdrc_d2         | sdrc_d6         |                 | sdrc_d16        | sdrc_d20        |                 | sdrc_d9         |
| D |                   | gpmc_ncs3  |           |            |                   | sdrc_a2         | sdrc_d0         |                 | sdrc_d4         | sdrc_d5         |                 | sdrc_d22        |
| Е | gpmc_nwp          | gpmc_ncs0  | sdrc_a6   |            |                   |                 | sdrc_a10        |                 | sdrc_a9         | sdrc_a8         |                 | sdrc_d17        |
| F | gpmc_nadv<br>_ale | gpmc_noe   | gpmc_ncs6 | gpmc_ncs4  |                   | sdrc_a7         | sdrc_a13        |                 | sdrc_a14        | vdd_mpu<br>_iva |                 | vdd_core        |
| G |                   | gpmc_a10   | gpmc_nwe  | gpmc_ncs7  | gpmc_ncs5         | sdrc_a11        | sdrc_a12        |                 | vdd_mpu<br>_iva | vdd_mpu<br>_iva |                 | vdd_core        |
| Н | gpmc_a8           | gpmc_a9    |           |            |                   |                 |                 | vdd_mmc1a       | vdd_mpu<br>_iva | vdd_mpu<br>_iva | VSS             | vdd_core        |
| J | gpmc_a7           | gpmc_a6    | gpmc_a5   | gpmc_a4    |                   | vdds_mem        | vdds_mem        | vdds_mem        | vdd_mpu<br>_iva | vdd_mpu<br>_iva | vss             | vss             |
| K |                   | gpmc_a3    | gpmc_a2   | gpmc_a1    | gpmc_nbe0<br>_cle | vdds_mem        | vdds_mem        | vdds_mem        |                 | VSS             | vss             |                 |
| L | gpmc_nbe1         | gpmc_d0    |           |            |                   |                 |                 | vss             |                 | vss             | vdd_mpu<br>_iva | vdd_mpu<br>_iva |
| М | gpmc_d1           | gpmc_d2    | gpmc_d4   | mcspi2_cs1 | mcspi2_cs0        | vdd_mpu<br>_iva | vdd_mpu<br>_iva | vdd_mpu<br>_iva | vss             | vss             | vss             | vdd_mpu<br>_iva |

A. Top Views are provided to assist in hardware debugging efforts.

Figure 2-14. CUS Pin Map [Quadrant A - Top View]



| 13        | 14       | 15       | 16       | 17                    | 18                | 19        | 20         | 21         | 22         | 23                 | 24                |
|-----------|----------|----------|----------|-----------------------|-------------------|-----------|------------|------------|------------|--------------------|-------------------|
| sdrc_dqs1 | sdrc_d14 |          | sdrc_dm3 | sdrc_dqs3             |                   | sdrc_ncs0 | sdrc_nwe   |            | cam_hs     | uart3_cts<br>_rctx | hdq_sio           |
| sdrc_dm1  | sdrc_d13 | sdrc_d15 | sdrc_d27 | sdrc_d30              | sdrc_d31          | sdrc_ncs1 | sdrc_cke0  | cam_d5     | cam_xclka  | uart3_rts<br>_sd   | uart3_rx<br>_irrx |
| sdrc_d12  |          | sdrc_d26 | sdrc_d28 |                       | sdrc_ba0          | sdrc_ncas | sdrc_cke1  |            | cam_xclkb  | uart3_tx<br>_irtx  |                   |
| sdrc_d11  |          | sdrc_d25 | sdrc_d29 |                       | sdrc_ba1          | sdrc_nras |            |            |            | dss_data20         | dss_data6         |
| sdrc_d23  |          | sdrc_d24 | vdds_mem |                       | cam_vs            |           |            |            | dss_hsync  | dss_data7          | dss_data8         |
| vdd_core  |          | vdds_mem | vdds_mem |                       | cam_wen           | cam_d3    |            | cam_d10    | dss_vsync  | dss_data9          |                   |
| vdd_core  |          | vdds_mem | vdds_mem |                       | vdds_dpll<br>_dll | cam_d2    | cam_d4     | cam_d11    | dss_pclk   | dss_data17         | dss_data1         |
| vdd_core  | vss      | vdds_mem | vss      | cap_vdd<br>_sram_core |                   |           |            |            |            | dss_data19         | cam_fld           |
| vss       | VSS      | vss      | vss      | vdd_core              | vdd_core          | cam_pclk  | cam_strobe | dss_acbias | dss_data16 | cam_d8             |                   |
|           | VSS      | vss      |          | vdd_core              | vdd_core          | vdd_core  | i2c1_scl   | i2c1_sda   | dss_data21 | cam_d9             | cam_d7            |
| vss       | vdd_core | vdd_core |          | vss                   |                   |           |            |            |            | mmc1_cmd           | cam_d6            |
| vss       | vdd_core | vdd_core | vss      | vdds                  | vdds              | vdds      | mmc1_dat2  | mmc1_dat1  | mmc1_dat0  | mmc1_clk           |                   |

Figure 2-15. CUS Pin Map [Quadrant B - Top View]





Figure 2-16. CUS Pin Map [Quadrant C - Top View]





Figure 2-17. CUS Pin Map [Quadrant D - Top View]



#### 2.3 Ball Characteristics

through describe the terminal characteristics and the signals multiplexed on each pin for the CBB, CBC, and CUS packages, respectively. The following list describes the table column headers.

- 1. BALL BOTTOM: Ball number(s) on the bottom side associated with each signal(s) on the bottom.
- 2. BALL TOP: Ball number(s) on the top side associated with each signal(s) on the top.
- 3. **PIN NAME:** Names of signals multiplexed on each ball (also notice that the name of the pin is the signal name in mode 0).

**Note**: through do not take into account subsystem pin multiplexing options. Subsystem pin multiplexing options are described in Section 2.5, Signal Descriptions.

- 4. **MODE:** Multiplexing mode number.
  - (a) Mode 0 is the primary mode; this means that when mode 0 is set, the function mapped on the pin corresponds to the name of the pin. There is always a function mapped on the primary mode. Notice that primary mode is not necessarily the default mode.

**Note**: The default mode is the mode which is automatically configured on release of the internal GLOBAL\_PWRON reset; also see the RESET REL. MODE column.

- (b) Modes 1 to 7 are possible modes for alternate functions. On each pin, some modes are effectively used for alternate functions, while some modes are not used and do not correspond to a functional configuration.
- 5. TYPE: Signal direction
  - I = Input
  - O = Output
  - I/O = Input/Output
  - D = Open drain
  - DS = Differential
  - A = Analog

**Note**: In the safe mode, the buffer is configured in high-impedance.

- 6. **BALL RESET STATE:** The state of the terminal at reset (power up).
  - 0: The buffer drives V<sub>OL</sub> (pulldown/pullup resistor not activated)
     0(PD): The buffer drives V<sub>OL</sub> with an active pulldown resistor.
  - 1: The buffer drives V<sub>OH</sub> (pulldown/pullup resistor not activated)
    - 1(PU): The buffer drives V<sub>OH</sub> with an active pullup resistor.
  - Z: High-impedance
  - L: High-impedance with an active pulldown resistor
  - H: High-impedance with an active pullup resistor
- 7. BALL RESET REL. STATE: The state of the terminal at reset release.
  - 0: The buffer drives V<sub>OL</sub> (pulldown/pullup resistor not activated)
     0(PD): The buffer drives V<sub>OL</sub> with an active pulldown resistor.
  - 1: The buffer drives V<sub>OH</sub> (pulldown/pullup resistor not activated)
  - 1(PU): The buffer drives V<sub>OH</sub> with an active pullup resistor.
  - Z: High-impedance
  - L: High-impedance with an active pulldown resistor
  - H: High-impedance with an active pullup resistor
- 8. **RESET REL. MODE:** This mode is automatically configured on release of the internal GLOBAL\_PWRON reset.
- 9. **POWER:** The voltage supply that powers the terminal's I/O buffers.
- 10. **HYS:** Indicates if the input buffer is with hysteresis.
- 11. **BUFFER STRENGTH:** Drive strength of the associated output buffer.
- 12. **PULL U/D TYPE:** Denotes the presence of an internal pullup or pulldown resistor. Pullup and pulldown resistors can be enabled or disabled via software.



**Note**: The pullup/pulldown drive strength is equal to 100  $\mu$ A except for CBB balls P27, P26, R27, and R25 and CUS balls N22, N21, N20, and P24, which the pulldown drive strength is equal to 1.8 k $\Omega$ .

13. IO CELL: IO cell information.

**Note**: Configuring two pins to the same input signal is not supported as it can yield unexpected results. This can be easily prevented with the proper software configuration.

Table 2-1. Ball Characteristics (CBB Pkg.)<sup>(1)</sup>

| BALL<br>BOTTOM [1] | BALL TOP<br>[2] | PIN NAME<br>[3] | MODE [4] | TYPE [5] | BALL<br>RESET<br>STATE [6] | BALL<br>RESET REL.<br>STATE [7] | RESET REL.<br>MODE [8] | POWER [9] | HYS [10] | BUFFER<br>STRENG TH<br>(mA) [11] | PULLUP<br>/DOWN<br>TYPE [12] | IO CELL [13] |
|--------------------|-----------------|-----------------|----------|----------|----------------------------|---------------------------------|------------------------|-----------|----------|----------------------------------|------------------------------|--------------|
| D6                 | J2              | sdrc_d0         | 0        | Ю        | L                          | Z                               | 0                      | vdds_ mem | Yes      | 4                                | PU/ PD                       | LVCMOS       |
| C6                 | J1              | sdrc_d1         | 0        | Ю        | L                          | Z                               | 0                      | vdds_ mem | Yes      | 4                                | PU/ PD                       | LVCMOS       |
| B6                 | G2              | sdrc_d2         | 0        | Ю        | L                          | Z                               | 0                      | vdds_ mem | Yes      | 4                                | PU/ PD                       | LVCMOS       |
| C8                 | G1              | sdrc_d3         | 0        | Ю        | L                          | Z                               | 0                      | vdds_ mem | Yes      | 4                                | PU/ PD                       | LVCMOS       |
| C9                 | F2              | sdrc_d4         | 0        | Ю        | L                          | Z                               | 0                      | vdds_ mem | Yes      | 4                                | PU/ PD                       | LVCMOS       |
| A7                 | F1              | sdrc_d5         | 0        | Ю        | L                          | Z                               | 0                      | vdds_ mem | Yes      | 4                                | PU/ PD                       | LVCMOS       |
| B9                 | D2              | sdrc_d6         | 0        | Ю        | L                          | Z                               | 0                      | vdds_ mem | Yes      | 4                                | PU/ PD                       | LVCMOS       |
| A9                 | D1              | sdrc_d7         | 0        | Ю        | L                          | Z                               | 0                      | vdds_ mem | Yes      | 4                                | PU/ PD                       | LVCMOS       |
| C14                | B13             | sdrc_d8         | 0        | Ю        | L                          | Z                               | 0                      | vdds_ mem | Yes      | 4                                | PU/ PD                       | LVCMOS       |
| B14                | A13             | sdrc_d9         | 0        | Ю        | L                          | Z                               | 0                      | vdds_ mem | Yes      | 4                                | PU/ PD                       | LVCMOS       |
| C15                | B14             | sdrc_d10        | 0        | Ю        | L                          | Z                               | 0                      | vdds_ mem | Yes      | 4                                | PU/ PD                       | LVCMOS       |
| B16                | A14             | sdrc_d11        | 0        | Ю        | L                          | Z                               | 0                      | vdds_ mem | Yes      | 4                                | PU/ PD                       | LVCMOS       |
| D17                | B16             | sdrc_d12        | 0        | Ю        | L                          | Z                               | 0                      | vdds_ mem | Yes      | 4                                | PU/ PD                       | LVCMOS       |
| C17                | A16             | sdrc_d13        | 0        | Ю        | L                          | Z                               | 0                      | vdds_ mem | Yes      | 4                                | PU/ PD                       | LVCMOS       |
| B17                | B19             | sdrc_d14        | 0        | Ю        | L                          | Z                               | 0                      | vdds_ mem | Yes      | 4                                | PU/ PD                       | LVCMOS       |
| D18                | A19             | sdrc_d15        | 0        | Ю        | L                          | Z                               | 0                      | vdds_ mem | Yes      | 4                                | PU/ PD                       | LVCMOS       |
| D11                | B3              | sdrc_d16        | 0        | Ю        | L                          | Z                               | 0                      | vdds_ mem | Yes      | 4                                | PU/ PD                       | LVCMOS       |
| B10                | A3              | sdrc_d17        | 0        | Ю        | L                          | Z                               | 0                      | vdds_ mem | Yes      | 4                                | PU/ PD                       | LVCMOS       |
| C11                | B5              | sdrc_d18        | 0        | Ю        | L                          | Z                               | 0                      | vdds_ mem | Yes      | 4                                | PU/ PD                       | LVCMOS       |
| D12                | A5              | sdrc_d19        | 0        | Ю        | L                          | Z                               | 0                      | vdds_ mem | Yes      | 4                                | PU/ PD                       | LVCMOS       |
| C12                | B8              | sdrc_d20        | 0        | Ю        | L                          | Z                               | 0                      | vdds_ mem | Yes      | 4                                | PU/ PD                       | LVCMOS       |
| A11                | A8              | sdrc_d21        | 0        | Ю        | L                          | Z                               | 0                      | vdds_ mem | Yes      | 4                                | PU/ PD                       | LVCMOS       |
| B13                | B9              | sdrc_d22        | 0        | Ю        | L                          | Z                               | 0                      | vdds_ mem | Yes      | 4                                | PU/ PD                       | LVCMOS       |
| D14                | A9              | sdrc_d23        | 0        | Ю        | L                          | Z                               | 0                      | vdds_ mem | Yes      | 4                                | PU/ PD                       | LVCMOS       |
| C18                | B21             | sdrc_d24        | 0        | Ю        | L                          | Z                               | 0                      | vdds_ mem | Yes      | 4                                | PU/ PD                       | LVCMOS       |
| A19                | A21             | sdrc_d25        | 0        | Ю        | L                          | Z                               | 0                      | vdds_ mem | Yes      | 4                                | PU/ PD                       | LVCMOS       |
| B19                | D22             | sdrc_d26        | 0        | Ю        | L                          | Z                               | 0                      | vdds_ mem | Yes      | 4                                | PU/ PD                       | LVCMOS       |
| B20                | D23             | sdrc_d27        | 0        | Ю        | L                          | Z                               | 0                      | vdds_ mem | Yes      | 4                                | PU/ PD                       | LVCMOS       |
| D20                | E22             | sdrc_d28        | 0        | Ю        | L                          | Z                               | 0                      | vdds_ mem | Yes      | 4                                | PU/ PD                       | LVCMOS       |
| A21                | E23             | sdrc_d29        | 0        | Ю        | L                          | Z                               | 0                      | vdds_ mem | Yes      | 4                                | PU/ PD                       | LVCMOS       |
| B21                | G22             | sdrc_d30        | 0        | Ю        | L                          | Z                               | 0                      | vdds_ mem | Yes      | 4                                | PU/ PD                       | LVCMOS       |
| C21                | G23             | sdrc_d31        | 0        | Ю        | L                          | Z                               | 0                      | vdds_ mem | Yes      | 4                                | PU/ PD                       | LVCMOS       |
| H9                 | AB21            | sdrc_ba0        | 0        | 0        | 0                          | 0                               | 0                      | vdds_ mem | No       | 4                                | NA                           | LVCMOS       |
| H10                | AC21            | sdrc_ba1        | 0        | 0        | 0                          | 0                               | 0                      | vdds_ mem | No       | 4                                | NA                           | LVCMOS       |
| A4                 | N22             | sdrc_a0         | 0        | 0        | 0                          | 0                               | 0                      | vdds_ mem | No       | 4                                | NA                           | LVCMOS       |
| B4                 | N23             | sdrc_a1         | 0        | 0        | 0                          | 0                               | 0                      | vdds_ mem | No       | 4                                | NA                           | LVCMOS       |
| В3                 | P22             | sdrc_a2         | 0        | 0        | 0                          | 0                               | 0                      | vdds_ mem | No       | 4                                | NA                           | LVCMOS       |
| C5                 | P23             | sdrc_a3         | 0        | 0        | 0                          | 0                               | 0                      | vdds_ mem | No       | 4                                | NA                           | LVCMOS       |
| C4                 | R22             | sdrc_a4         | 0        | 0        | 0                          | 0                               | 0                      | vdds_ mem | No       | 4                                | NA                           | LVCMOS       |
| D5                 | R23             | sdrc_a5         | 0        | 0        | 0                          | 0                               | 0                      | vdds_ mem | No       | 4                                | NA                           | LVCMOS       |
| C3                 | T22             | sdrc_a6         | 0        | 0        | 0                          | 0                               | 0                      | vdds_ mem | No       | 4                                | NA                           | LVCMOS       |
| C2                 | T23             | sdrc_a7         | 0        | 0        | 0                          | 0                               | 0                      | vdds_ mem | No       | 4                                | NA                           | LVCMOS       |
| C1                 | U22             | sdrc_a8         | 0        | 0        | 0                          | 0                               | 0                      | vdds_ mem | No       | 4                                | NA                           | LVCMOS       |
| D4                 | U23             | sdrc_a9         | 0        | 0        | 0                          | 0                               | 0                      | vdds_ mem | No       | 4                                | NA                           | LVCMOS       |
| D3                 | V22             | sdrc_a10        | 0        | 0        | 0                          | 0                               | 0                      | vdds_ mem | No       | 4                                | NA                           | LVCMOS       |
| D2                 | V23             | sdrc_a11        | 0        | 0        | 0                          | 0                               | 0                      | vdds_ mem | No       | 4                                | NA                           | LVCMOS       |
|                    |                 |                 |          |          |                            |                                 |                        |           |          |                                  |                              |              |

<sup>(1)</sup> NA in this table stands for "Not Applicable".



| BALL<br>BOTTOM [1] | BALL TOP<br>[2] | PIN NAME<br>[3]  | MODE [4] | TYPE [5] | BALL<br>RESET<br>STATE [6] | BALL<br>RESET REL.<br>STATE [7] | RESET REL.<br>MODE [8] | POWER [9] | HYS [10] | BUFFER<br>STRENG TH<br>(mA) [11] | PULLUP<br>/DOWN<br>TYPE [12] | IO CELL [13] |
|--------------------|-----------------|------------------|----------|----------|----------------------------|---------------------------------|------------------------|-----------|----------|----------------------------------|------------------------------|--------------|
| D1                 | W22             | sdrc_a12         | 0        | 0        | 0                          | 0                               | 0                      | vdds_ mem | No       | 4                                | NA                           | LVCMOS       |
| E2                 | W23             | sdrc_a13         | 0        | 0        | 0                          | 0                               | 0                      | vdds_ mem | No       | 4                                | NA                           | LVCMOS       |
| E1                 | Y22             | sdrc_a14         | 0        | 0        | 0                          | 0                               | 0                      | vdds_ mem | No       | 4                                | NA                           | LVCMOS       |
| H11                | M22             | sdrc_ncs0        | 0        | 0        | 1                          | 1                               | 0                      | vdds_ mem | No       | 4                                | NA                           | LVCMOS       |
| H12                | M23             | sdrc_ncs1        | 0        | 0        | 1                          | 1                               | 0                      | vdds_ mem | No       | 4                                | NA                           | LVCMOS       |
| A13                | A11             | sdrc_clk         | 0        | IO       | L                          | 0                               | 0                      | vdds_ mem | Yes      | 4                                | PU/ PD                       | LVCMOS       |
| A14                | B11             | sdrc_nclk        | 0        | 0        | 1                          | 1                               | 0                      | vdds_ mem | No       | 4                                | NA                           | LVCMOS       |
| H16                | J22             | sdrc_cke0        | 0        | 0        | Н                          | 1                               | 7                      | vdds_ mem | Yes      | 4                                | PU/ PD                       | LVCMOS       |
|                    |                 | safe_mode        | 7        |          |                            |                                 |                        |           |          |                                  |                              |              |
| H17                | J23             | sdrc_cke1        | 0        | 0        | Н                          | 1                               | 7                      | vdds_ mem | Yes      | 4                                | PU/ PD                       | LVCMOS       |
|                    |                 | safe_mode        | 7        |          |                            |                                 |                        |           |          |                                  |                              |              |
| H14                | L23             | sdrc_nras        | 0        | 0        | 1                          | 1                               | 0                      | vdds_ mem | No       | 4                                | NA                           | LVCMOS       |
| H13                | L22             | sdrc_ncas        | 0        | 0        | 1                          | 1                               | 0                      | vdds_ mem | No       | 4                                | NA                           | LVCMOS       |
| H15                | K23             | sdrc_nwe         | 0        | 0        | 1                          | 1                               | 0                      | vdds_ mem | No       | 4                                | NA                           | LVCMOS       |
| B7                 | C1              | sdrc_dm0         | 0        | 0        | 0                          | 0                               | 0                      | vdds_ mem | No       | 4                                | NA                           | LVCMOS       |
| A16                | A17             | sdrc_dm1         | 0        | 0        | 0                          | 0                               | 0                      | vdds_ mem | No       | 4                                | NA                           | LVCMOS       |
| B11                | A6              | sdrc_dm2         | 0        | 0        | 0                          | 0                               | 0                      | vdds_ mem | No       | 4                                | NA                           | LVCMOS       |
| C20                | A20             | sdrc_dm3         | 0        | 0        | 0                          | 0                               | 0                      | vdds_ mem | No       | 4                                | NA                           | LVCMOS       |
| A6                 | C2              | sdrc_dqs0        | 0        | IO       | L                          | Z                               | 0                      | vdds_ mem | Yes      | 4                                | PU/ PD                       | LVCMOS       |
| A17                | B17             | sdrc_dqs1        | 0        | IO       | L                          | Z                               | 0                      | vdds_ mem | Yes      | 4                                | PU/ PD                       | LVCMOS       |
| A10                | B6              | sdrc_dqs2        | 0        | Ю        | L                          | Z                               | 0                      | vdds_ mem | Yes      | 4                                | PU/ PD                       | LVCMOS       |
| A20                | B20             | sdrc_dqs3        | 0        | IO       | L                          | Z                               | 0                      | vdds_ mem | Yes      | 4                                | PU/ PD                       | LVCMOS       |
| N4                 | AC15            | gpmc_a1          | 0        | 0        | L                          | L                               | 7                      | vdds_ mem | Yes      | 4                                | PU/ PD                       | LVCMOS       |
|                    |                 | gpio_34          | 4        | IO       | +                          |                                 | ·                      |           |          |                                  |                              |              |
|                    |                 | safe_mode        | 7        |          |                            |                                 |                        |           |          |                                  |                              |              |
| M4 A               | AB15            | gpmc_a2          | 0        | 0        | L                          | L                               | 7                      | vdds_ mem | Yes      | 4                                | PU/ PD                       | LVCMOS       |
|                    |                 | gpio_35          | 4        | IO       |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | safe_mode        | 7        |          |                            |                                 |                        |           |          |                                  |                              |              |
| L4                 | AC16            | gpmc_a3          | 0        | 0        | L                          | L                               | 7                      | vdds_ mem | Yes      | 4                                | PU/ PD                       | LVCMOS       |
|                    | 7.0.0           | gpio_36          | 4        | IO       | -                          | _                               | ·                      | Vaaoo     | . 00     |                                  | . 0/ . 2                     | 2.000        |
|                    |                 | safe_mode        | 7        |          |                            |                                 |                        |           |          |                                  |                              |              |
| K4                 | AB16            | gpmc_a4          | 0        | 0        | L                          | L                               | 7                      | vdds_ mem | Yes      | 4                                | PU/ PD                       | LVCMOS       |
|                    |                 | gpio_37          | 4        | IO       |                            |                                 | ·                      |           |          |                                  |                              |              |
|                    |                 | safe mode        | 7        |          |                            |                                 |                        |           |          |                                  |                              |              |
| T3                 | AC17            | gpmc_a5          | 0        | 0        | L                          | L                               | 7                      | vdds mem  | Yes      | 4                                | PU/ PD                       | LVCMOS       |
|                    |                 | gpio_38          | 4        | IO       |                            |                                 | ·                      |           |          |                                  |                              |              |
|                    |                 | safe_mode        | 7        |          |                            |                                 |                        |           |          |                                  |                              |              |
| R3                 | AB17            | gpmc_a6          | 0        | 0        | Н                          | Н                               | 7                      | vdds_ mem | Yes      | 4                                | PU/ PD                       | LVCMOS       |
|                    |                 | gpio_39          | 4        | IO       |                            |                                 | ·                      | Vaaoo     |          | ľ                                | . 0, . 5                     | 2.000        |
|                    |                 | safe mode        | 7        | 10       |                            |                                 |                        |           |          |                                  |                              |              |
| N3                 | AC18            | gpmc_a7          | 0        | 0        | Н                          | Н                               | 7                      | vdds_ mem | Yes      | 4                                | PU/ PD                       | LVCMOS       |
|                    | 7.0.0           | gpio_40          | 4        | IO       |                            |                                 | ·                      | Vaaoo     |          | ľ                                | . 0, . 5                     | 2.000        |
|                    |                 | safe_mode        | 7        | 10       |                            |                                 |                        |           |          |                                  |                              |              |
| M3                 | AB18            | gpmc_a8          | 0        | 0        | Н                          | Н                               | 7                      | vdds_ mem | Yes      | 4                                | PU/ PD                       | LVCMOS       |
| IVIO               | ADTO            | gpio_41          | 4        | 10       |                            |                                 | ′                      | vaas_mem  | 163      | Ī                                | 1 0/1 0                      | LVOIVIOO     |
|                    |                 | safe_mode        | 7        | 10       |                            |                                 |                        |           |          |                                  |                              |              |
| L3                 | AC19            |                  | 0        | 0        | Н                          | Н                               | 7                      | vdde mom  | Yes      | 4                                | PU/ PD                       | LVCMOS       |
| LJ                 | 7019            | gpmc_a9          | 1        | ı        | - ''                       |                                 | ,                      | vdds_ mem | 100      |                                  | I U/ FD                      | LVCIVIOS     |
|                    |                 | sys_<br>ndmareq2 | [        |          |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | gpio_42          | 4        | Ю        | 1                          |                                 |                        |           |          |                                  |                              |              |
|                    |                 | safe_mode        | 7        |          | 1                          |                                 |                        |           |          |                                  |                              |              |
| K3                 | AB19            | gpmc_a10         | 0        | 0        | Н                          | Н                               | 7                      | vdds_ mem | Yes      | 4                                | PU/ PD                       | LVCMOS       |
|                    |                 | sys_             | 1        | I        | 1                          |                                 |                        |           |          |                                  |                              |              |
|                    |                 | ndmareq3         |          |          | 4                          |                                 |                        |           |          |                                  |                              |              |
|                    |                 | gpio_43          | 4        | Ю        |                            | 1                               |                        |           |          |                                  |                              |              |



| BALL<br>BOTTOM [1] | BALL TOP<br>[2] | PIN NAME<br>[3]  | MODE [4] | TYPE [5] | BALL<br>RESET<br>STATE [6] | BALL<br>RESET REL.<br>STATE [7] | RESET REL.<br>MODE [8] | POWER [9] | HYS [10] | BUFFER<br>STRENG TH<br>(mA) [11] | PULLUP<br>/DOWN<br>TYPE [12] | IO CELL [13] |
|--------------------|-----------------|------------------|----------|----------|----------------------------|---------------------------------|------------------------|-----------|----------|----------------------------------|------------------------------|--------------|
|                    |                 | safe_mode        | 7        |          |                            |                                 |                        |           |          |                                  |                              |              |
| K1                 | M2              | gpmc_d0          | 0        | Ю        | Н                          | Н                               | 0                      | vdds_ mem | Yes      | 4                                | PU/ PD                       | LVCMOS       |
| L1                 | M1              | gpmc_d1          | 0        | Ю        | Н                          | Н                               | 0                      | vdds_ mem | Yes      | 4                                | PU/ PD                       | LVCMOS       |
| L2                 | N2              | gpmc_d2          | 0        | Ю        | Н                          | Н                               | 0                      | vdds_ mem | Yes      | 4                                | PU/ PD                       | LVCMOS       |
| P2                 | N1              | gpmc_d3          | 0        | Ю        | Н                          | Н                               | 0                      | vdds_ mem | Yes      | 4                                | PU/ PD                       | LVCMOS       |
| T1                 | R2              | gpmc_d4          | 0        | Ю        | Н                          | Н                               | 0                      | vdds_ mem | Yes      | 4                                | PU/ PD                       | LVCMOS       |
| V1                 | R1              | gpmc_d5          | 0        | Ю        | Н                          | Н                               | 0                      | vdds_ mem | Yes      | 4                                | PU/ PD                       | LVCMOS       |
| V2                 | T2              | gpmc_d6          | 0        | Ю        | Н                          | Н                               | 0                      | vdds_ mem | Yes      | 4                                | PU/ PD                       | LVCMOS       |
| W2                 | T1              | gpmc_d7          | 0        | Ю        | Н                          | Н                               | 0                      | vdds_ mem | Yes      | 4                                | PU/ PD                       | LVCMOS       |
| H2                 | AB3             | gpmc_d8          | 0        | Ю        | Н                          | Н                               | 0                      | vdds_ mem | Yes      | 4                                | PU/ PD                       | LVCMOS       |
|                    |                 | gpio_44          | 4        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | safe_mode        | 7        |          |                            |                                 |                        |           |          |                                  |                              |              |
| K2                 | AC3             | gpmc_d9          | 0        | Ю        | Н                          | Н                               | 0                      | vdds_ mem | Yes      | 4                                | PU/ PD                       | LVCMOS       |
|                    |                 | gpio_45          | 4        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | safe_mode        | 7        |          |                            |                                 |                        |           |          |                                  |                              |              |
| P1                 | AB4             | gpmc_d10         | 0        | Ю        | Н                          | Н                               | 0                      | vdds_ mem | Yes      | 4                                | PU/ PD                       | LVCMOS       |
|                    |                 | gpio_46          | 4        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | safe_mode        | 7        |          |                            |                                 |                        |           |          |                                  |                              |              |
| R1                 | AC4             | gpmc_d11         | 0        | Ю        | Н                          | Н                               | 0                      | vdds_ mem | Yes      | 4                                | PU/ PD                       | LVCMOS       |
|                    |                 | gpio_47          | 4        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | safe_mode        | 7        |          |                            |                                 |                        |           |          |                                  |                              |              |
| R2                 | AB6             | gpmc_d12         | 0        | Ю        | Н                          | Н                               | 0                      | vdds_ mem | Yes      | 4                                | PU/ PD                       | LVCMOS       |
|                    |                 | gpio_48          | 4        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | safe_mode        | 7        |          |                            |                                 |                        |           |          |                                  |                              |              |
| T2                 | AC6             | gpmc_d13         | 0        | Ю        | Н                          | Н                               | 0                      | vdds_ mem | Yes      | 4                                | PU/ PD                       | LVCMOS       |
|                    |                 | gpio_49          | 4        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | safe_mode        | 7        |          |                            |                                 |                        |           |          |                                  |                              |              |
| W1 AB7             | AB7             | gpmc_d14         | 0        | Ю        | Н                          | Н                               | 0                      | vdds_ mem | Yes      | 4                                | PU/ PD                       | LVCMOS       |
|                    |                 | gpio_50          | 4        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | safe_mode        | 7        |          |                            |                                 |                        |           |          |                                  |                              |              |
| Y1                 | AC7             | gpmc_d15         | 0        | Ю        | Н                          | Н                               | 0                      | vdds_ mem | Yes      | 4                                | PU/ PD                       | LVCMOS       |
|                    |                 | gpio_51          | 4        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | safe_mode        | 7        |          |                            |                                 |                        |           |          |                                  |                              |              |
| G4                 | Y2              | gpmc_ncs0        | 0        | 0        | 1                          | 1                               | 0                      | vdds_ mem | No       | 4                                | NA                           | LVCMOS       |
| НЗ                 | Y1              | gpmc_ncs1        | 0        | 0        | Н                          | 1                               | 0                      | vdds_ mem | Yes      | 4                                | PU/ PD                       | LVCMOS       |
|                    |                 | gpio_52          | 4        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | safe_mode        | 7        |          |                            |                                 |                        |           |          |                                  |                              |              |
| V8                 | NA              | gpmc_ncs2        | 0        | 0        | Н                          | Н                               | 7                      | vdds_ mem | Yes      | 4                                | PU/ PD                       | LVCMOS       |
|                    |                 | gpio_53          | 4        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | safe_mode        | 7        |          | 7                          |                                 |                        |           |          |                                  |                              |              |
| U8                 | NA              | gpmc_ncs3        | 0        | 0        | Н                          | Н                               | 7                      | vdds_ mem | Yes      | 4                                | PU/ PD                       | LVCMOS       |
|                    |                 | sys_<br>ndmareq0 | 1        | I        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | gpio_54          | 4        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | safe_mode        | 7        |          |                            |                                 |                        |           |          |                                  |                              |              |
| T8                 | NA              | gpmc_ncs4        | 0        | 0        | Н                          | Н                               | 7                      | vdds_ mem | Yes      | 4                                | PU/ PD                       | LVCMOS       |
|                    |                 | sys_<br>ndmareq1 | 1        | I        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | mcbsp4_<br>clkx  | 2        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | gpt9_pwm_e       | 3        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | gpio_55          | 4        | Ю        | 1                          |                                 |                        |           |          |                                  |                              |              |
|                    |                 | safe_mode        | 7        |          | -                          |                                 |                        |           |          |                                  |                              |              |
| R8                 | NA              | gpmc_ncs5        | 0        | 0        | Н                          | Н                               | 7                      | vdds_ mem | Yes      | 4                                | PU/ PD                       | LVCMOS       |
| -                  |                 | sys_             | 1        | 1        | -                          |                                 |                        |           |          |                                  |                              |              |
|                    |                 | ndmareq2         |          |          |                            |                                 |                        |           |          |                                  |                              |              |



| BALL<br>BOTTOM [1] | BALL TOP<br>[2] | PIN NAME<br>[3]      | MODE [4] | TYPE [5] | BALL<br>RESET<br>STATE [6] | BALL<br>RESET REL.<br>STATE [7] | RESET REL.<br>MODE [8] | POWER [9] | HYS [10] | BUFFER<br>STRENG TH<br>(mA) [11] | PULLUP<br>/DOWN<br>TYPE [12] | IO CELL [13] |
|--------------------|-----------------|----------------------|----------|----------|----------------------------|---------------------------------|------------------------|-----------|----------|----------------------------------|------------------------------|--------------|
|                    |                 | mcbsp4_dr            | 2        | I        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | gpt10_pwm_<br>evt    | 3        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | gpio_56              | 4        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | safe_mode            | 7        |          |                            |                                 |                        |           |          |                                  |                              |              |
| P8                 | NA              | gpmc_ncs6            | 0        | 0        | Н                          | Н                               | 7                      | vdds_ mem | Yes      | 4                                | PU/ PD                       | LVCMOS       |
|                    |                 | sys_<br>ndmareq3     | 1        | I        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | mcbsp4_dx            | 2        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | gpt11_pwm_<br>evt    | 3        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | gpio_57              | 4        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | safe_mode            | 7        |          |                            |                                 |                        |           |          |                                  |                              |              |
| N8                 | NA              | gpmc_ncs7            | 0        | 0        | Н                          | Н                               | 7                      | vdds_ mem | Yes      | 4                                | PU/ PD                       | LVCMOS       |
|                    |                 | gpmc_io_dir          | 1        | 0        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | mcbsp4_fsx           | 2        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | gpt8_pwm_e<br>vt     | 3        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | gpio_58              | 4        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | safe_mode            | 7        |          |                            |                                 |                        |           |          |                                  |                              |              |
| T4                 | W2              | gpmc_clk             | 0        | 0        | L                          | 0                               | 0                      | vdds_ mem | Yes      | 4                                | PU/ PD                       | LVCMOS       |
|                    |                 | gpio_59              | 4        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | safe_mode            | 7        |          |                            |                                 |                        |           |          |                                  |                              |              |
| F3                 | W1              | gpmc_nadv_<br>ale    | 0        | 0        | 0                          | 0                               | 0                      | vdds_ mem | No       | 4                                | NA                           | LVCMOS       |
| G2                 | V2              | gpmc_noe             | 0        | 0        | 1                          | 1                               | 0                      | vdds_ mem | No       | 4                                | NA                           | LVCMOS       |
| F4                 | V1              | gpmc_nwe             | 0        | 0        | 1                          | 1                               | 0                      | vdds_ mem | No       | 4                                | NA                           | LVCMOS       |
| G3                 | AC12            | gpmc_nbe0_           | 0        | 0        | L                          | 0                               | 0                      | vdds_ mem | Yes      | 4                                | PU/ PD                       | LVCMOS       |
|                    |                 | gpio_60<br>safe_mode | 4        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
| U3                 | NA              | gpmc_nbe1            | 0        | 0        | L                          | L                               | 7                      | vdds_ mem | Yes      | 4                                | PU/ PD                       | LVCMOS       |
| 03                 | IVA             | gpio_61              | 4        | 10       | -                          |                                 | ′                      | vaas_mem  | 163      | ľ                                | 1 0/1 1                      | LVOIVIOO     |
|                    |                 | safe_mode            | 7        | 10       |                            |                                 |                        |           |          |                                  |                              |              |
| H1                 | AB10            | gpmc_nwp             | 0        | 0        | L                          | 0                               | 0                      | vdds_ mem | Yes      | 4                                | PU/ PD                       | LVCMOS       |
|                    | 7.510           | gpio_62              | 4        | IO       | -                          |                                 |                        | vado_mom  | 100      | ļ*                               | 1 6/1 5                      | LVOIMOO      |
|                    |                 | safe_mode            | 7        |          |                            |                                 |                        |           |          |                                  |                              |              |
| M8                 | AB12            | gpmc_wait0           | 0        | ı        | Н                          | Н                               | 0                      | vdds_ mem | Yes      | NA                               | PU/ PD                       | LVCMOS       |
| L8                 | AC10            | gpmc_wait1           | 0        | 1        | Н                          | Н                               | 7                      | vdds_ mem | Yes      | 4                                | PU/ PD                       | LVCMOS       |
|                    |                 | gpio_63              | 4        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | safe_mode            | 7        |          |                            |                                 |                        |           |          |                                  |                              |              |
| K8                 | NA              | gpmc_wait2           | 0        | ı        | Н                          | Н                               | 7                      | vdds_ mem | Yes      | 4                                | PU/ PD                       | LVCMOS       |
|                    |                 | gpio_64              | 4        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | safe_mode            | 7        |          | _                          |                                 |                        |           |          |                                  |                              |              |
| J8                 | NA              | gpmc_wait3           | 0        | I        | Н                          | Н                               | 7                      | vdds_ mem | Yes      | 4                                | PU/ PD                       | LVCMOS       |
|                    |                 | sys_<br>ndmareq1     | 1        | I        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | gpio_65              | 4        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | safe_mode            | 7        |          |                            |                                 |                        |           |          |                                  |                              |              |
| D28                | NA              | dss_pclk             | 0        | 0        | Н                          | Н                               | 7                      | vdds      | Yes      | 8                                | PU/ PD                       | LVCMOS       |
|                    |                 | gpio_66              | 4        | Ю        | 1                          |                                 |                        |           |          |                                  |                              |              |
|                    |                 | safe_mode            | 7        |          |                            |                                 |                        |           |          |                                  |                              |              |
| D26                | NA              | dss_hsync            | 0        | 0        | Н                          | Н                               | 7                      | vdds      | Yes      | 8                                | PU/ PD                       | LVCMOS       |
|                    |                 | gpio_67              | 4        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | safe_mode            | 7        |          | 1                          |                                 |                        |           |          |                                  |                              |              |
| D27                | NA              | dss_vsync            | 0        | 0        | Н                          | Н                               | 7                      | vdds      | Yes      | 8                                | PU/ PD                       | LVCMOS       |
|                    |                 | gpio_68              | 4        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |



| E27 NA  AG22 NA  AH22 NA  AH23 NA  AH24 NA  E26 NA  F28 NA  G26 NA  | A A      | safe_mode dss_acbias gpio_69 safe_mode dss_data0 uart1_cts gpio_70 safe_mode dss_data1 uart1_rts gpio_71 safe_mode dss_data2 gpio_72 safe_mode dss_data3 gpio_73 safe_mode | 7<br>0<br>4<br>7<br>0<br>2<br>4<br>7<br>0<br>2<br>2<br>4<br>7<br>0<br>2<br>4<br>7<br>0<br>0<br>2<br>4<br>7 | O                              | L   | L | 7 7 7 | vdds | Yes | 8 | PU/ PD   | LVCMOS     |
|---------------------------------------------------------------------|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------|--------------------------------|-----|---|-------|------|-----|---|----------|------------|
| AG22 NA  AH22 NA  AG23 NA  AH23 NA  AH24 NA  E26 NA  F27 NA  G26 NA | A A      | gpio_69 safe_mode dss_data0 uart1_cts gpio_70 safe_mode dss_data1 uart1_rts gpio_71 safe_mode dss_data2 gpio_72 safe_mode dss_data3 gpio_73                                | 4<br>7<br>0<br>2<br>4<br>7<br>0<br>2<br>2<br>4<br>7<br>0<br>2<br>4<br>7                                    | IO IO IO IO IO IO IO           |     |   | 7     |      |     |   |          |            |
| AH22 NA AG23 NA AH23 NA AG24 NA AH24 NA E26 NA F28 NA G26 NA        | IA<br>IA | safe_mode dss_data0 uart1_cts gpio_70 safe_mode dss_data1 uart1_rts gpio_71 safe_mode dss_data2 gpio_72 safe_mode dss_data3 gpio_73                                        | 7<br>0<br>2<br>4<br>7<br>0<br>2<br>4<br>7<br>0<br>2<br>4<br>4<br>7                                         | 10<br>1 10<br>10<br>10<br>0 10 | L   | L |       | vdds | Yes | 8 | PU/ PD   | LVCMOS     |
| AH22 NA  AG23 NA  AH23 NA  AG24 NA  AH24 NA  E26 NA  F27 NA  G26 NA | IA<br>IA | dss_data0 uart1_cts gpio_70 safe_mode dss_data1 uart1_rts gpio_71 safe_mode dss_data2 gpio_72 safe_mode dss_data3 gpio_73                                                  | 0<br>2<br>4<br>7<br>0<br>2<br>4<br>7<br>0<br>0<br>4                                                        | IO                             | L   | L |       | vdds | Yes | 8 | PU/ PD   | LVCMOS     |
| AH22 NA  AG23 NA  AH23 NA  AG24 NA  AH24 NA  E26 NA  F27 NA  G26 NA | IA<br>IA | uart1_cts gpio_70 safe_mode dss_data1 uart1_rts gpio_71 safe_mode dss_data2 gpio_72 safe_mode dss_data3 gpio_73                                                            | 2<br>4<br>7<br>0<br>2<br>4<br>7<br>0<br>4                                                                  | IO                             | L   | L |       | vdds | Yes | 8 | PU/ PD   | LVCMOS     |
| AG23 NA  AH23 NA  AG24 NA  AH24 NA  E26 NA  F28 NA  G26 NA          | A<br>A   | gpio_70 safe_mode dss_data1 uart1_rts gpio_71 safe_mode dss_data2 gpio_72 safe_mode dss_data3 gpio_73                                                                      | 4<br>7<br>0<br>2<br>4<br>7<br>0<br>4                                                                       | 10<br>0<br>10                  | L   | L | 7     |      |     |   |          |            |
| AG23 NA  AH23 NA  AG24 NA  AH24 NA  E26 NA  F27 NA  G26 NA          | A<br>A   | safe_mode dss_data1 uart1_rts gpio_71 safe_mode dss_data2 gpio_72 safe_mode dss_data3 gpio_73                                                                              | 7<br>0<br>2<br>4<br>7<br>0<br>4                                                                            | 10<br>0<br>10                  | L   | L | 7     |      |     |   |          |            |
| AG23 NA  AH23 NA  AG24 NA  AH24 NA  E26 NA  F28 NA  G26 NA          | A<br>A   | dss_data1<br>uart1_rts<br>gpio_71<br>safe_mode<br>dss_data2<br>gpio_72<br>safe_mode<br>dss_data3<br>gpio_73                                                                | 0<br>2<br>4<br>7<br>0<br>4                                                                                 | O<br>IO                        | L   | L | 7     |      |     |   |          | 1          |
| AG23 NA  AH23 NA  AG24 NA  AH24 NA  E26 NA  F27 NA  G26 NA          | A<br>A   | uart1_rts gpio_71 safe_mode dss_data2 gpio_72 safe_mode dss_data3 gpio_73                                                                                                  | 2<br>4<br>7<br>0<br>4                                                                                      | O<br>IO                        | L   | L | 7     |      |     | 1 |          |            |
| AH23 NA  AG24 NA  AH24 NA  E26 NA  F27 NA  G26 NA                   | ΙA       | gpio_71 safe_mode dss_data2 gpio_72 safe_mode dss_data3 gpio_73                                                                                                            | 4<br>7<br>0<br>4                                                                                           | 10                             |     |   |       | vdds | Yes | 8 | PU/ PD   | LVCMOS     |
| AH23 NA  AG24 NA  AH24 NA  E26 NA  F27 NA  G26 NA                   | ΙA       | safe_mode<br>dss_data2<br>gpio_72<br>safe_mode<br>dss_data3<br>gpio_73                                                                                                     | 7<br>0<br>4                                                                                                | Ю                              |     |   |       |      |     |   |          |            |
| AH23 NA  AG24 NA  AH24 NA  E26 NA  F27 NA  G26 NA                   | ΙA       | dss_data2<br>gpio_72<br>safe_mode<br>dss_data3<br>gpio_73                                                                                                                  | 0                                                                                                          |                                |     |   |       |      |     |   |          |            |
| AH23 NA  AG24 NA  AH24 NA  E26 NA  F27 NA  G26 NA                   | ΙA       | dss_data2<br>gpio_72<br>safe_mode<br>dss_data3<br>gpio_73                                                                                                                  | 4                                                                                                          |                                |     |   |       |      |     |   |          |            |
| AH23 NA  AG24 NA  AH24 NA  E26 NA  F27 NA  G26 NA                   | ΙA       | gpio_72<br>safe_mode<br>dss_data3<br>gpio_73                                                                                                                               |                                                                                                            |                                | L   | L | 7     | vdds | Yes | 8 | PU/ PD   | LVCMOS     |
| AG24 NA  AH24 NA  E26 NA  F27 NA  G26 NA                            |          | safe_mode<br>dss_data3<br>gpio_73                                                                                                                                          |                                                                                                            | IO                             |     |   |       |      |     |   |          |            |
| AG24 NA  AH24 NA  E26 NA  F28 NA  G26 NA                            |          | dss_data3<br>gpio_73                                                                                                                                                       |                                                                                                            |                                |     |   |       |      |     |   |          |            |
| AG24 NA  AH24 NA  E26 NA  F27 NA  G26 NA                            |          | gpio_73                                                                                                                                                                    | 0                                                                                                          | Ю                              | L   | L | 7     | vdds | Yes | 8 | PU/ PD   | LVCMOS     |
| AH24 NA  E26 NA  F28 NA  G26 NA                                     | A        |                                                                                                                                                                            | 4                                                                                                          | IO                             | -   | _ | ·     |      |     | ŭ | . 07 . 5 | 2.000      |
| AH24 NA  E26 NA  F28 NA  G26 NA                                     | IA .     |                                                                                                                                                                            | 7                                                                                                          | 10                             |     |   |       |      |     |   |          |            |
| AH24 NA  E26 NA  F28 NA  G26 NA                                     |          | dss_data4                                                                                                                                                                  | 0                                                                                                          | Ю                              | L   | L | 7     | vdds | Yes | 8 | PU/ PD   | LVCMOS     |
| E26 NA F28 NA G26 NA                                                |          | uart3_rx_ irrx                                                                                                                                                             |                                                                                                            | ı                              | -   |   | ′     | vuus | 103 | O | 1 0/1 0  | LVOIVIOO   |
| E26 NA F28 NA G26 NA                                                |          | gpio_74                                                                                                                                                                    | 4                                                                                                          | IO                             |     |   |       |      |     |   |          |            |
| E26 NA F28 NA G26 NA                                                |          |                                                                                                                                                                            | 7                                                                                                          | 10                             |     |   |       |      |     |   |          |            |
| E26 NA F28 NA G26 NA                                                | 14       | safe_mode<br>dss_data5                                                                                                                                                     | 0                                                                                                          | IO                             |     |   | 7     |      | Vaa | 8 | PU/ PD   | LVCMOS     |
| F28 NA F27 NA G26 NA                                                | A        |                                                                                                                                                                            |                                                                                                            | 0                              | - └ | L | ′     | vdds | Yes | 0 | PU/ PD   | LVCIVIOS   |
| F28 NA F27 NA G26 NA                                                |          | uart3_tx_ irtx                                                                                                                                                             |                                                                                                            |                                |     |   |       |      |     |   |          |            |
| F28 NA F27 NA G26 NA                                                |          | gpio_75                                                                                                                                                                    | 4                                                                                                          | Ю                              |     |   |       |      |     |   |          |            |
| F28 NA F27 NA G26 NA                                                |          | safe_mode                                                                                                                                                                  | 7                                                                                                          |                                |     |   |       |      |     |   |          |            |
| F27 NA  G26 NA                                                      | Α        | dss_data6                                                                                                                                                                  | 0                                                                                                          | Ю                              | L   | L | 7     | vdds | Yes | 8 | PU/ PD   | LVCMOS     |
| F27 NA  G26 NA                                                      |          | uart1_tx                                                                                                                                                                   | 2                                                                                                          | 0                              |     |   |       |      |     |   |          |            |
| F27 NA  G26 NA                                                      |          | gpio_76                                                                                                                                                                    | 4                                                                                                          | Ю                              |     |   |       |      |     |   |          |            |
| F27 NA  G26 NA                                                      |          | safe_mode                                                                                                                                                                  | 7                                                                                                          |                                |     |   |       |      |     |   |          |            |
| G26 NA                                                              | A        | dss_data7                                                                                                                                                                  | 0                                                                                                          | Ю                              | L   | L | 7     | vdds | Yes | 8 | PU/ PD   | LVCMOS     |
| G26 NA                                                              |          | uart1_rx                                                                                                                                                                   | 2                                                                                                          | I                              |     |   |       |      |     |   |          |            |
| G26 NA                                                              |          | gpio_77                                                                                                                                                                    | 4                                                                                                          | Ю                              |     |   |       |      |     |   |          |            |
| G26 NA                                                              |          | safe_mode                                                                                                                                                                  | 7                                                                                                          |                                |     |   |       |      |     |   |          |            |
|                                                                     | Α        | dss_data8                                                                                                                                                                  | 0                                                                                                          | Ю                              | L   | L | 7     | vdds | Yes | 8 | PU/ PD   | LVCMOS     |
|                                                                     |          | gpio_78                                                                                                                                                                    | 4                                                                                                          | Ю                              |     |   |       |      |     |   |          |            |
|                                                                     |          | safe_mode                                                                                                                                                                  | 7                                                                                                          |                                |     |   |       |      |     |   |          |            |
|                                                                     | Α        | dss_data9                                                                                                                                                                  | 0                                                                                                          | Ю                              | L   | L | 7     | vdds | Yes | 8 | PU/ PD   | LVCMOS     |
|                                                                     |          | gpio_79                                                                                                                                                                    | 4                                                                                                          | IO                             |     |   |       |      |     |   |          |            |
|                                                                     |          | safe_mode                                                                                                                                                                  | 7                                                                                                          |                                |     |   |       |      |     |   |          |            |
| AD28 NA                                                             | Α        | dss_data10                                                                                                                                                                 | 0                                                                                                          | IO                             | L   | L | 7     | vdds | Yes | 8 | PU/ PD   | LVCMOS     |
|                                                                     |          | gpio_80                                                                                                                                                                    | 4                                                                                                          | Ю                              |     |   |       |      |     |   |          |            |
|                                                                     |          | safe_mode                                                                                                                                                                  | 7                                                                                                          |                                |     |   |       |      |     |   |          |            |
| AD27 NA                                                             | Α        | dss_data11                                                                                                                                                                 | 0                                                                                                          | Ю                              | L   | L | 7     | vdds | Yes | 8 | PU/ PD   | LVCMOS     |
|                                                                     |          | gpio_81                                                                                                                                                                    | 4                                                                                                          | Ю                              |     |   |       |      |     |   |          |            |
|                                                                     |          | safe_mode                                                                                                                                                                  | 7                                                                                                          |                                |     |   |       |      |     |   |          |            |
| AB28 NA                                                             |          | dss_data12                                                                                                                                                                 | 0                                                                                                          | Ю                              | L   | L | 7     | vdds | Yes | 8 | PU/ PD   | LVCMOS     |
|                                                                     | A        | gpio_82                                                                                                                                                                    | 4                                                                                                          | Ю                              | 1   |   |       |      |     |   |          |            |
|                                                                     | A        | safe_mode                                                                                                                                                                  | 7                                                                                                          |                                | 7   |   |       |      |     |   |          |            |
| AB27 NA                                                             | IA       | dss_data13                                                                                                                                                                 | 0                                                                                                          | Ю                              | L   | L | 7     | vdds | Yes | 8 | PU/ PD   | LVCMOS     |
|                                                                     |          | gpio_83                                                                                                                                                                    | 4                                                                                                          | Ю                              | 1   |   |       |      |     |   |          |            |
|                                                                     |          | safe_mode                                                                                                                                                                  | 7                                                                                                          | 1                              | 1   |   |       |      |     |   |          |            |
| AA28 NA                                                             |          | dss_data14                                                                                                                                                                 | 0                                                                                                          | Ю                              | L   | L | 7     | vdds | Yes | 8 | PU/ PD   | LVCMOS     |
|                                                                     | A        |                                                                                                                                                                            | 4                                                                                                          | 10                             | -   | _ |       |      | 100 |   | . 5, 1 D | L V OIVIOG |
|                                                                     | A        | gpio_84                                                                                                                                                                    | 1                                                                                                          |                                | _   |   |       |      |     |   |          |            |



| BALL<br>BOTTOM [1] | BALL TOP<br>[2] | PIN NAME<br>[3] | MODE [4] | TYPE [5] | BALL<br>RESET<br>STATE [6] | BALL<br>RESET REL.<br>STATE [7] | RESET REL.<br>MODE [8] | POWER [9]            | HYS [10] | BUFFER<br>STRENG TH<br>(mA) [11] | PULLUP<br>/DOWN<br>TYPE [12] | IO CELL [13] |
|--------------------|-----------------|-----------------|----------|----------|----------------------------|---------------------------------|------------------------|----------------------|----------|----------------------------------|------------------------------|--------------|
| AA27               | NA              | dss_data15      | 0        | Ю        | L                          | L                               | 7                      | vdds                 | Yes      | 8                                | PU/ PD                       | LVCMOS       |
|                    |                 | gpio_85         | 4        | Ю        |                            |                                 |                        |                      |          |                                  |                              |              |
|                    |                 | safe_mode       | 7        |          |                            |                                 |                        |                      |          |                                  |                              |              |
| G25                | NA              | dss_data16      | 0        | Ю        | L                          | L                               | 7                      | vdds                 | Yes      | 8                                | PU/ PD                       | LVCMOS       |
|                    |                 | gpio_86         | 4        | Ю        |                            |                                 |                        |                      |          |                                  |                              |              |
|                    |                 | safe_mode       | 7        |          |                            |                                 |                        |                      |          |                                  |                              |              |
| H27                | NA              | dss_data17      | 0        | Ю        | L                          | L                               | 7                      | vdds                 | Yes      | 8                                | PU/ PD                       | LVCMOS       |
|                    |                 | gpio_87         | 4        | Ю        |                            |                                 |                        |                      |          |                                  |                              |              |
|                    |                 | safe_mode       | 7        |          |                            |                                 |                        |                      |          |                                  |                              |              |
| H26                | NA              | dss_data18      | 0        | Ю        | L                          | L                               | 7                      | vdds                 | Yes      | 8                                | PU/ PD                       | LVCMOS       |
|                    |                 | mcspi3_clk      | 2        | Ю        |                            |                                 |                        |                      |          |                                  |                              |              |
|                    |                 | dss_data0       | 3        | Ю        |                            |                                 |                        |                      |          |                                  |                              |              |
|                    |                 | gpio_88         | 4        | Ю        |                            |                                 |                        |                      |          |                                  |                              |              |
|                    |                 | safe_mode       | 7        |          |                            |                                 |                        |                      |          |                                  |                              |              |
| H25                | NA              | dss_data19      | 0        | Ю        | L                          | L                               | 7                      | vdds                 | Yes      | 8                                | PU/ PD                       | LVCMOS       |
|                    |                 | mcspi3_<br>simo | 2        | Ю        |                            |                                 |                        |                      |          |                                  |                              |              |
|                    |                 | dss_data1       | 3        | Ю        |                            |                                 |                        |                      |          |                                  |                              |              |
|                    |                 | gpio_89         | 4        | Ю        |                            |                                 |                        |                      |          |                                  |                              |              |
|                    |                 | safe_mode       | 7        |          |                            |                                 |                        |                      |          |                                  |                              |              |
| E28                | NA              | dss_data20      | 0        | 0        | Н                          | Н                               | 7                      | vdds                 | Yes      | 8                                | PU/ PD                       | LVCMOS       |
|                    |                 | mcspi3_<br>somi | 2        | Ю        |                            |                                 |                        |                      |          |                                  |                              |              |
|                    |                 | dss_data2       | 3        | Ю        |                            |                                 |                        |                      |          |                                  |                              |              |
|                    |                 | gpio_90         | 4        | Ю        |                            |                                 |                        |                      |          |                                  |                              |              |
|                    |                 | safe_mode       | 7        |          |                            |                                 |                        |                      |          |                                  |                              |              |
| J26 NA             | NA              | dss_data21      | 0        | 0        | L                          | L                               | 7                      | vdds                 | Yes      | 8                                | PU/ PD                       | LVCMOS       |
| JZU NA             |                 | mcspi3_cs0      | 2        | Ю        |                            |                                 |                        |                      |          |                                  |                              |              |
|                    |                 | dss_data3       | 3        | Ю        |                            |                                 |                        |                      |          |                                  |                              |              |
|                    |                 | gpio_91         | 4        | Ю        |                            |                                 |                        |                      |          |                                  |                              |              |
|                    |                 | safe_mode       | 7        | 1        |                            |                                 |                        |                      |          |                                  |                              |              |
| AC27               | NA              | dss_data22      | 0        | 0        | L                          | L                               | 7                      | vdds                 | Yes      | 8                                | PU/ PD                       | LVCMOS       |
|                    |                 | mcspi3_cs1      | 2        | 0        |                            |                                 |                        |                      |          |                                  |                              |              |
|                    |                 | dss_data4       | 3        | IO       |                            |                                 |                        |                      |          |                                  |                              |              |
|                    |                 | gpio_92         | 4        | IO       |                            |                                 |                        |                      |          |                                  |                              |              |
|                    |                 | safe_mode       | 7        | 10       |                            |                                 |                        |                      |          |                                  |                              |              |
| AC28               | NA              | dss_data23      | 0        | 0        | 1                          | 1                               | 7                      | vdds                 | Yes      | 8                                | PU/ PD                       | LVCMOS       |
| 71020              |                 | dss_data5       | 3        | IO       |                            | _                               | ľ                      | Vado                 | 100      |                                  | 0,15                         | Evolvico     |
|                    |                 | gpio_93         | 4        | IO       |                            |                                 |                        |                      |          |                                  |                              |              |
|                    |                 | safe_mode       | 7        |          |                            |                                 |                        |                      |          |                                  |                              |              |
| W28                | NA              | tv_out2         | 0        | 0        | Z                          | 0                               | 0                      | vdda_dac             |          | NA <sup>(2)</sup>                | NA                           | 10-bit DAC   |
| Y28                | NA              | tv_out1         | 0        | 0        | Z                          | 0                               | 0                      | vdda_dac             |          | NA <sup>(2)</sup>                | NA                           | 10-bit DAC   |
| Y27                | NA              | tv_vfb1         | 0        | AO       | Z                          | NA                              | 0                      | vdda_dac<br>vdda_dac |          | NA <sup>(2)</sup>                | NA                           | 10-bit DAC   |
| W27                | NA              | tv_vfb2         | 0        | AO       | Z                          | NA<br>NA                        | 0                      | vdda_dac<br>vdda_dac |          | NA <sup>(2)</sup>                | NA                           | 10-bit DAC   |
| W26                | NA              | tv_vref         | 0        | AO       | Z                          | NA NA                           | 0                      | vdda_dac<br>vdda_dac |          | NA <sup>(2)</sup>                | NA NA                        | 10-bit DAC   |
| A24                | NA              | cam_hs          | 0        | 10       | L                          | L                               | 7                      | vdda_dac<br>vdds     | Yes      | 4                                | PU/ PD                       | LVCMOS       |
|                    |                 | gpio_94         | 4        | 10       |                            | _                               |                        |                      |          |                                  | . 5, . 5                     |              |
|                    |                 | safe_mode       | 7        | 1.0      |                            |                                 |                        |                      |          |                                  |                              |              |
| A23                | NA              | cam_vs          | 0        | Ю        | L                          | L                               | 7                      | vdds                 | Yes      | 4                                | PU/ PD                       | LVCMOS       |
| n23                | IVA             | gpio_95         | 4        | 10       |                            | -                               | <b>'</b>               | vuus                 | 162      | 4                                | PU/ PD                       | LVCIVIOS     |
|                    |                 |                 | 7        | 10       |                            |                                 |                        |                      |          |                                  |                              |              |
| 005                | NIA             | safe_mode       |          | 0        |                            |                                 | 7                      |                      | Vee      | 4                                | DIII/ DD                     | LVCMOO       |
| C25                | NA              | cam_ xclka      | 0        | 0        | L                          | L                               | 7                      | vdds                 | Yes      | 4                                | PU/ PD                       | LVCMOS       |
|                    |                 | gpio_96         | 4        | Ю        |                            |                                 |                        |                      |          |                                  |                              |              |
|                    |                 | safe_mode       | 7        | 1        |                            |                                 |                        |                      |          |                                  |                              |              |

(2) The drive strength is fixed regardless of the load. The driver is designed to drive 750hm for video applications.



| BALL<br>BOTTOM [1] | BALL TOP<br>[2] | PIN NAME<br>[3]      | MODE [4] | TYPE [5] | BALL<br>RESET<br>STATE [6] | BALL<br>RESET REL.<br>STATE [7] | RESET REL.<br>MODE [8] | POWER [9] | HYS [10] | BUFFER<br>STRENG TH<br>(mA) [11] | PULLUP<br>/DOWN<br>TYPE [12] | IO CELL [13] |
|--------------------|-----------------|----------------------|----------|----------|----------------------------|---------------------------------|------------------------|-----------|----------|----------------------------------|------------------------------|--------------|
| C27                | NA              | cam_pclk             | 0        | I        | L,                         | L                               | 7                      | vdds      | Yes      | 4                                | PU/ PD                       | LVCMOS       |
|                    |                 | gpio_97              | 4        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | safe_mode            | 7        |          |                            |                                 |                        |           |          |                                  |                              |              |
| C23                | NA              | cam_fld              | 0        | Ю        | L                          | L                               | 7                      | vdds      | Yes      | 4                                | PU/ PD                       | LVCMOS       |
|                    |                 | cam_global_r<br>eset | 2        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | gpio_98              | 4        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | safe_mode            | 7        |          |                            |                                 |                        |           |          |                                  |                              |              |
| AG17               | NA              | cam_d0               | 0        | I        | L                          | L                               | 7                      | vdds      | Yes      | NA                               | PU/PD                        | LVCMOS       |
|                    |                 | gpio_99              | 4        | I        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | safe_mode            | 7        |          |                            |                                 |                        |           |          |                                  |                              |              |
| AH17               | NA              | cam_d1               | 0        | I        | L                          | L                               | 7                      | vdds      | Yes      | NA                               | PU/PD                        | LVCMOS       |
|                    |                 | gpio_100             | 4        | I        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | safe_mode            | 7        |          |                            |                                 |                        |           |          |                                  |                              |              |
| B24                | NA              | cam_d2               | 0        | I        | L                          | L                               | 7                      | vdds      | Yes      | 4                                | PU/ PD                       | LVCMOS       |
|                    |                 | gpio_101             | 4        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | safe_mode            | 7        |          |                            |                                 |                        |           |          |                                  |                              |              |
| C24                | NA              | cam_d3               | 0        | ı        | L                          | L                               | 7                      | vdds      | Yes      | 4                                | PU/ PD                       | LVCMOS       |
|                    |                 | gpio_102             | 4        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | safe_mode            | 7        |          | -                          |                                 |                        |           |          |                                  |                              |              |
| D24                | NA              | cam_d4               | 0        | ı        | L                          | L                               | 7                      | vdds      | Yes      | 4                                | PU/ PD                       | LVCMOS       |
| D2-1               |                 | gpio_103             | 4        | IO       |                            | _                               | ·                      | vaas      | 100      | ,                                | 1 0/1 5                      | LVOMOG       |
|                    |                 | safe_mode            | 7        | 10       | +                          |                                 |                        |           |          |                                  |                              |              |
| A05                | NA              |                      | 0        |          | L                          | L                               | 7                      | vdds      | Yes      | 4                                | PU/ PD                       | LVCMOS       |
| A25                | INA             | cam_d5               | 4        | 10       |                            | L                               | 1                      | vaas      | res      | 4                                | PU/ PD                       | LVCIVIOS     |
|                    |                 | gpio_104             | 7        | 10       |                            |                                 |                        |           |          |                                  |                              |              |
| K28 N              |                 | safe_mode            |          |          |                            |                                 | _                      |           | .,       |                                  | D11/DD                       | 11/01/02     |
| K28                | NA              | cam_d6               | 0        | 1        | L                          | L                               | 7                      | vdds      | Yes      | NA                               | PU/PD                        | LVCMOS       |
|                    |                 | gpio_105             | 4        | Ю        | 4                          |                                 |                        |           |          | 8                                |                              |              |
|                    |                 | safe_mode            | 7        |          |                            |                                 |                        |           |          | NA                               |                              |              |
| L28                | NA              | cam_d7               | 0        | I        | L                          | L                               | 7                      | vdds      | Yes      | NA                               | PU/PD                        | LVCMOS       |
|                    |                 | gpio_106             | 4        | Ю        |                            |                                 |                        |           |          | 8                                |                              |              |
|                    |                 | safe_mode            | 7        |          |                            |                                 |                        |           |          | NA                               |                              |              |
| K27                | NA              | cam_d8               | 0        | I        | L                          | L                               | 7                      | vdds      | Yes      | NA                               | PU/PD                        | LVCMOS       |
|                    |                 | gpio_107             | 4        | Ю        |                            |                                 |                        |           |          | 8                                |                              |              |
|                    |                 | safe_mode            | 7        |          |                            |                                 |                        |           |          | NA                               |                              |              |
| L27                | NA              | cam_d9               | 0        | I        | L                          | L                               | 7                      | vdds      | Yes      | NA                               | PU/PD                        | LVCMOS       |
|                    |                 | gpio_108             | 4        | Ю        |                            |                                 |                        |           |          | 8                                |                              |              |
|                    |                 | safe_mode            | 7        |          |                            |                                 |                        |           |          | NA                               |                              |              |
| B25                | NA              | cam_d10              | 0        | I        | L                          | L                               | 7                      | vdds      | Yes      | 4                                | PU/ PD                       | LVCMOS       |
|                    |                 | gpio_109             | 4        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | safe_mode            | 7        |          |                            |                                 |                        |           |          |                                  |                              |              |
| C26                | NA              | cam_d11              | 0        | I        | L                          | L                               | 7                      | vdds      | Yes      | 4                                | PU/ PD                       | LVCMOS       |
|                    |                 | gpio_110             | 4        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | safe_mode            | 7        |          |                            |                                 |                        |           |          |                                  |                              |              |
| B26                | NA              | cam_ xclkb           | 0        | 0        | L                          | L                               | 7                      | vdds      | Yes      | 4                                | PU/ PD                       | LVCMOS       |
|                    |                 | gpio_111             | 4        | Ю        | 1                          |                                 |                        |           |          |                                  |                              |              |
|                    |                 | safe_mode            | 7        |          | 1                          |                                 |                        |           |          |                                  |                              |              |
| B23                | NA              | cam_wen              | 0        | I        | L                          | L                               | 7                      | vdds      | Yes      | 4                                | PU/ PD                       | LVCMOS       |
|                    |                 | cam_ shutter         |          | 0        | =                          |                                 |                        |           |          |                                  |                              |              |
|                    |                 | gpio_167             | 4        | 10       | +                          |                                 |                        |           |          |                                  |                              |              |
|                    |                 | safe_mode            | 7        |          | =                          |                                 |                        |           |          |                                  |                              |              |
| D25                | NA              |                      | 0        | 0        | L                          | L                               | 7                      | vdds      | Yes      | 4                                | PU/ PD                       | LVCMOS       |
| 220                |                 | gpio_126             | 4        | 10       | -                          | _                               | ]                      |           | 100      | 7                                | . 5, 1 5                     | L V OIVIOG   |
|                    |                 |                      | 7        | 10       | +                          |                                 |                        |           |          |                                  |                              |              |
|                    | 1               | safe_mode            | •        |          |                            |                                 |                        |           |          | 1                                |                              |              |



| BALL<br>BOTTOM [1] | BALL TOP<br>[2] | PIN NAME<br>[3] | MODE [4] | TYPE [5] | BALL<br>RESET<br>STATE [6] | BALL<br>RESET REL.<br>STATE [7] | RESET REL.<br>MODE [8] | POWER [9]  | HYS [10] | BUFFER<br>STRENG TH<br>(mA) [11] | PULLUP<br>/DOWN<br>TYPE [12] | IO CELL [13] |
|--------------------|-----------------|-----------------|----------|----------|----------------------------|---------------------------------|------------------------|------------|----------|----------------------------------|------------------------------|--------------|
|                    |                 | safe_mode       | 7        |          |                            |                                 |                        |            |          |                                  |                              |              |
| AH19               | NA              | gpio_113        | 4        | I        | L                          | L                               | 7                      | vdds       | Yes      | NA                               | PU/PD                        | LVCMOS       |
|                    |                 | safe_mode       | 7        |          |                            |                                 |                        |            |          |                                  |                              |              |
| AG18               | NA              | gpio_114        | 4        | I        | L                          | L                               | 7                      | vdds       | Yes      | NA                               | PU/PD                        | LVCMOS       |
|                    |                 | safe_mode       | 7        |          |                            |                                 |                        |            |          |                                  |                              |              |
| AH18               | NA              | gpio_115        | 4        | I        | L                          | L                               | 7                      | vdds       | Yes      | NA                               | PU/PD                        | LVCMOS       |
|                    |                 | safe_mode       | 7        |          |                            |                                 |                        |            |          |                                  |                              |              |
| P21                | NA              | mcbsp2_fsx      | 0        | Ю        | L                          | L                               | 7                      | vdds       | Yes      | 4 <sup>(3)</sup>                 | PU/ PD                       | LVCMOS       |
|                    |                 | gpio_116        | 4        | Ю        |                            |                                 |                        |            |          |                                  |                              |              |
|                    |                 | safe_mode       | 7        |          |                            |                                 |                        |            |          |                                  |                              |              |
| N21                | NA              | mcbsp2_<br>clkx | 0        | Ю        | L                          | L                               | 7                      | vdds       | Yes      | 4 <sup>(3)</sup>                 | PU/ PD                       | LVCMOS       |
|                    |                 | gpio_117        | 4        | Ю        |                            |                                 |                        |            |          |                                  |                              |              |
|                    |                 | safe_mode       | 7        |          |                            |                                 |                        |            |          |                                  |                              |              |
| R21                | NA              | mcbsp2_dr       | 0        | I        | L                          | L                               | 7                      | vdds       | Yes      | 4 <sup>(3)</sup>                 | PU/ PD                       | LVCMOS       |
|                    |                 | gpio_118        | 4        | Ю        |                            |                                 |                        |            |          |                                  |                              |              |
|                    |                 | safe_mode       | 7        |          |                            |                                 |                        |            |          |                                  |                              |              |
| M21                | NA              | mcbsp2_dx       | 0        | Ю        | L                          | L                               | 7                      | vdds       | Yes      | 4(4)                             | PU/ PD                       | LVCMOS       |
|                    |                 | gpio_119        | 4        | Ю        |                            |                                 |                        |            |          |                                  |                              |              |
|                    |                 | safe_mode       | 7        |          |                            |                                 |                        |            |          |                                  |                              |              |
| N28                | NA              | mmc1_clk        | 0        | 0        | L                          | L                               | 7                      | vdds_mmc1  | Yes      | 8                                | PU/ PD <sup>(5)</sup>        | LVCMOS       |
|                    |                 | gpio_120        | 4        | Ю        |                            |                                 |                        |            |          |                                  |                              |              |
|                    |                 | safe_mode       | 7        |          |                            |                                 |                        |            |          |                                  |                              |              |
| M27 NA             | NA              | mmc1_cmd        | 0        | Ю        | L                          | L                               | 7                      | vdds_mmc1  | Yes      | 8                                | PU/ PD <sup>(5)</sup>        | LVCMOS       |
|                    |                 | gpio_121        | 4        | Ю        |                            |                                 |                        |            |          |                                  |                              |              |
|                    |                 | safe_mode       | 7        |          |                            |                                 |                        |            |          |                                  |                              |              |
| N27                | NA              | mmc1_dat0       | 0        | Ю        | L                          | L                               | 7                      | vdds_mmc1  | Yes      | 8                                | PU/ PD <sup>(5)</sup>        | LVCMOS       |
|                    |                 | gpio_122        | 4        | Ю        |                            |                                 |                        |            |          |                                  |                              |              |
|                    |                 | safe_mode       | 7        |          |                            |                                 |                        |            |          |                                  |                              |              |
| N26                | NA              | mmc1_dat1       | 0        | Ю        | L                          | L                               | 7                      | vdds_mmc1  | Yes      | 8                                | PU/ PD <sup>(5)</sup>        | LVCMOS       |
|                    |                 | gpio_123        | 4        | Ю        |                            |                                 |                        |            |          |                                  |                              |              |
|                    |                 | safe_mode       | 7        |          |                            |                                 |                        |            |          |                                  |                              |              |
| N25                | NA              | mmc1_dat2       | 0        | Ю        | L                          | L                               | 7                      | vdds_mmc1  | Yes      | 8                                | PU/ PD (5)                   | LVCMOS       |
|                    |                 | gpio_124        | 4        | Ю        |                            |                                 |                        |            |          |                                  |                              |              |
|                    |                 | safe_mode       | 7        |          |                            |                                 |                        |            |          |                                  |                              |              |
| P28                | NA              | mmc1_dat3       | 0        | Ю        | L                          | L                               | 7                      | vdds_mmc1  | Yes      | 8                                | PU/ PD <sup>(5)</sup>        | LVCMOS       |
|                    |                 | gpio_125        | 4        | Ю        |                            |                                 |                        |            |          |                                  |                              |              |
|                    |                 | safe_mode       | 7        |          |                            |                                 |                        |            |          |                                  |                              |              |
| P27                | NA              | mmc1_dat4       | 0        | Ю        | L                          | L                               | 7                      | vdds_mmc1a | No       | 8                                | PD <sup>(5)</sup>            | LVCMOS       |
|                    |                 | gpio_126        | 4        | Ю        |                            |                                 |                        |            |          |                                  |                              |              |
|                    |                 | safe_mode       | 7        |          |                            |                                 |                        |            |          |                                  |                              |              |
| P26                | NA              | mmc1_dat5       | 0        | Ю        | L                          | L                               | 7                      | vdds_mmc1a | No       | 8                                | PD <sup>(5)</sup>            | LVCMOS       |
|                    |                 | gpio_127        | 4        | Ю        |                            |                                 |                        |            |          |                                  |                              |              |
|                    |                 | safe_mode       | 7        |          |                            |                                 |                        |            |          |                                  |                              |              |
| R27                | NA              | mmc1_dat6       | 0        | Ю        | L                          | L                               | 7                      | vdds_mmc1a | No       | 8                                | PD <sup>(5)</sup>            | LVCMOS       |
|                    |                 | gpio_128        | 4        | Ю        |                            |                                 |                        |            |          |                                  |                              |              |
|                    |                 | safe_mode       | 7        |          |                            |                                 |                        |            |          |                                  |                              |              |
| R25                | NA              | mmc1_dat7       | 0        | Ю        | L                          | L                               | 7                      | vdds_mmc1a | No       | 8                                | PD <sup>(5)</sup>            | LVCMOS       |
|                    |                 | gpio_129        | 4        | Ю        |                            |                                 |                        |            |          |                                  |                              |              |
|                    |                 | safe_mode       | 7        |          |                            |                                 |                        |            |          |                                  |                              |              |
|                    | 1               | -1              | 1        | 1        | 1                          | -1                              | 1                      | 1          | 1        |                                  |                              | 1            |

<sup>(3)</sup> The buffer strength of this IO cell is programmable (2, 4, 6, or 8 mA) according to the selected mode; the default value is described in the above table.

<sup>(4)</sup> The buffer strength of this IO cell is programmable (2, 4, 6, or 8 mA) according to the selected mode; the default value is described in the above table.

<sup>(5)</sup> The PU nominal drive strength of this IO cell is equal to 25 uA @ 1.8V and 41.6 uA @ 3.0V. The PD nominal drive strength of this IO cell is equal to 1 mA @ 1.8V and 1.66 mA @ 3.0V.



| BALL<br>BOTTOM [1] | BALL TOP<br>[2] | PIN NAME<br>[3]         | MODE [4] | TYPE [5] | BALL<br>RESET<br>STATE [6] | BALL<br>RESET REL.<br>STATE [7] | RESET REL.<br>MODE [8] | POWER [9] | HYS [10] | BUFFER<br>STRENG TH<br>(mA) [11] | PULLUP<br>/DOWN<br>TYPE [12] | IO CELL [13] |
|--------------------|-----------------|-------------------------|----------|----------|----------------------------|---------------------------------|------------------------|-----------|----------|----------------------------------|------------------------------|--------------|
| AE2                | NA              | mmc2_clk                | 0        | 0        | L                          | L,                              | 7                      | vdds      | Yes      | 4                                | PU/ PD                       | LVCMOS       |
|                    |                 | mcspi3_clk              | 1        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | gpio_130                | 4        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | safe_mode               | 7        |          |                            |                                 |                        |           |          |                                  |                              |              |
| AG5                | NA              | mmc2_ cmd               | 0        | Ю        | Н                          | Н                               | 7                      | vdds      | Yes      | 4                                | PU/ PD                       | LVCMOS       |
|                    |                 | mcspi3_<br>simo         | 1        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | gpio_131                | 4        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | safe_mode               | 7        |          |                            |                                 |                        |           |          |                                  |                              |              |
| AH5                | NA              | mmc2_ dat0              | 0        | Ю        | Н                          | Н                               | 7                      | vdds      | Yes      | 4                                | PU/ PD                       | LVCMOS       |
|                    |                 | mcspi3_<br>somi         | 1        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | gpio_132                | 4        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | safe_mode               | 7        |          |                            |                                 |                        |           |          |                                  |                              |              |
| AH4                | NA              | mmc2_ dat1              | 0        | Ю        | Н                          | Н                               | 7                      | vdds      | Yes      | 4                                | PU/ PD                       | LVCMOS       |
|                    |                 | gpio_133                | 4        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | safe_mode               | 7        |          |                            |                                 |                        |           |          |                                  |                              |              |
| AG4                | NA              | mmc2_ dat2              | 0        | Ю        | Н                          | Н                               | 7                      | vdds      | Yes      | 4                                | PU/ PD                       | LVCMOS       |
|                    |                 | mcspi3_cs1              | 1        | 0        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | gpio_134                | 4        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | safe_mode               | 7        |          |                            |                                 |                        |           |          |                                  |                              |              |
| AF4                | NA              | mmc2_ dat3              | 0        | Ю        | Н                          | Н                               | 7                      | vdds      | Yes      | 4                                | PU/ PD                       | LVCMOS       |
|                    |                 | mcspi3_cs0              | 1        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | gpio_135                | 4        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | safe_mode               | 7        |          |                            |                                 |                        |           |          |                                  |                              |              |
| AE4 NA             | NA              | mmc2_ dat4              | 0        | Ю        | L                          | L                               | 7                      | vdds      | Yes      | 4                                | PU/ PD                       | LVCMOS       |
|                    |                 | mmc2_dir_da<br>t0       | 1        | 0        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | mmc3_dat0               | 3        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | gpio_136                | 4        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | safe_mode               | 7        |          |                            |                                 |                        |           |          |                                  |                              |              |
| AH3                | NA              | mmc2_ dat5              | 0        | Ю        | L                          | L                               | 7                      | vdds      | Yes      | 4                                | PU/ PD                       | LVCMOS       |
|                    |                 | mmc2_dir_da<br>t1       | 1        | 0        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | cam_global_r<br>eset    | 2        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | mmc3_dat1               | 3        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | gpio_137                | 4        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | hsusb3_tll_st<br>p      | 5        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | mm3_rxdp                | 6        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | safe_mode               | 7        |          |                            |                                 |                        |           |          |                                  |                              |              |
| AF3                | NA              | mmc2_ dat6<br>mmc2_dir_ | 0        | 0        | L                          | L                               | 7                      | vdds      | Yes      | 4                                | PU/ PD                       | LVCMOS       |
|                    |                 | cmd<br>cam_ shutter     |          | 0        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 |                         |          | 10       |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | mmc3_dat2               | 3        |          |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | gpio_138                | 4        | 10       |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | hsusb3_tll_di<br>r      |          | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
| 450                |                 | safe_mode               | 7        | 10       |                            |                                 |                        |           |          | 1.                               | DI I / E =                   | 11/01/22     |
| AE3                | NA              | mmc2_ dat7              |          | IO       | L                          | L                               | 7                      | vdds      | Yes      | 4                                | PU/ PD                       | LVCMOS       |
|                    |                 | mmc2_ clkin             | 1        | I        | 4                          |                                 |                        |           |          |                                  |                              |              |
|                    |                 | mmc3_dat3               | 3        | Ю        | _                          |                                 |                        |           |          |                                  |                              |              |
|                    |                 | gpio_139                | 4        | IO       |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | hsusb3_tll_n<br>xt      |          | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | mm3_rxdm                | 6        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |



| BALL<br>BOTTOM [1] | BALL TOP<br>[2] | PIN NAME<br>[3]      | MODE [4] | TYPE [5] | BALL<br>RESET<br>STATE [6] | BALL<br>RESET REL.<br>STATE [7] | RESET REL.<br>MODE [8] | POWER [9] | HYS [10] | BUFFER<br>STRENG TH<br>(mA) [11] | PULLUP<br>/DOWN<br>TYPE [12] | IO CELL [13] |
|--------------------|-----------------|----------------------|----------|----------|----------------------------|---------------------------------|------------------------|-----------|----------|----------------------------------|------------------------------|--------------|
|                    |                 | safe_mode            | 7        |          |                            |                                 |                        |           |          |                                  |                              |              |
| AF6                | NA              | mcbsp3_dx            | 0        | Ю        | L                          | L                               | 7                      | vdds      | Yes      | 4                                | PU/ PD                       | LVCMOS       |
|                    |                 | uart2_cts            | 1        | I        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | gpio_140             | 4        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | hsusb3_tll_<br>data4 | 5        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | safe_mode            | 7        |          |                            |                                 |                        |           |          |                                  |                              |              |
| AE6                | NA              | mcbsp3_dr            | 0        | I        | L                          | L                               | 7                      | vdds      | Yes      | 4                                | PU/ PD                       | LVCMOS       |
|                    |                 | uart2_rts            | 1        | 0        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | gpio_141             | 4        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | hsusb3_tll_<br>data5 | 5        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | safe_mode            | 7        |          |                            |                                 |                        |           |          |                                  |                              |              |
| AF5                | NA              | mcbsp3_<br>clkx      | 0        | Ю        | L                          | L                               | 7                      | vdds      | Yes      | 4                                | PU/ PD                       | LVCMOS       |
|                    |                 | uart2_tx             | 1        | 0        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | gpio_142             | 4        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | hsusb3_tll_<br>data6 | 5        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | safe_mode            | 7        |          |                            |                                 |                        |           |          |                                  |                              |              |
| AE5                | NA              | mcbsp3_fsx           | 0        | IO       | L                          | L                               | 7                      | vdds      | Yes      | 4                                | PU/ PD                       | LVCMOS       |
|                    |                 | uart2_rx             | 1        | l        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | gpio_143             | 4        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | hsusb3_tll_<br>data7 | 5        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 |                      |          |          |                            |                                 |                        |           |          |                                  |                              |              |
| AB26               | NA              |                      | Н        | Н        | 7                          | vdds                            | Yes                    | 4         | PU/ PD   | LVCMOS                           |                              |              |
|                    |                 | mcbsp3_dx            | 1        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | gpt9_pwm_e<br>vt     | 2        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | gpio_144             | 4        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | safe_mode            | 7        |          |                            |                                 |                        |           |          |                                  |                              |              |
| AB25               | NA              | uart2_rts            | 0        | 0        | Н                          | Н                               | 7                      | vdds      | Yes      | 4                                | PU/ PD                       | LVCMOS       |
|                    |                 | mcbsp3_dr            | 1        | l        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | gpt10_pwm_<br>evt    | 2        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | gpio_145             | 4        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | safe_mode            | 7        |          |                            |                                 |                        |           |          |                                  |                              |              |
| AA25               | NA              | uart2_tx             | 0        | 0        | Н                          | Н                               | 7                      | vdds      | Yes      | 4                                | PU/ PD                       | LVCMOS       |
|                    |                 | mcbsp3_<br>clkx      | 1        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | gpt11_pwm<br>_evt    | 2        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | gpio_146             | 4        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | safe_mode            | 7        |          |                            |                                 |                        |           |          |                                  |                              |              |
| AD25               | NA              | uart2_rx             | 0        | I        | Н                          | Н                               | 7                      | vdds      | Yes      | 4                                | PU/ PD                       | LVCMOS       |
|                    |                 | mcbsp3_fsx           | 1        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | gpt8_pwm_e<br>vt     | 2        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | gpio_147             | 4        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | safe_mode            | 7        |          |                            |                                 |                        |           |          |                                  |                              |              |
| AA8                | NA              | uart1_tx             | 0        | 0        | L                          | L                               | 7                      | vdds      | Yes      | 4                                | PU/ PD                       | LVCMOS       |
|                    |                 | gpio_148             | 4        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | safe_mode            | 7        |          |                            |                                 |                        |           |          |                                  |                              |              |
| AA9                | NA              | uart1_rts            | 0        | 0        | L                          | L                               | 7                      | vdds      | Yes      | 4                                | PU/ PD                       | LVCMOS       |
|                    |                 | gpio_149             | 4        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | safe_mode            | 7        |          |                            |                                 |                        |           |          |                                  |                              |              |
| W8                 | NA              | uart1_cts            | 0        | I        | L                          | L                               | 7                      | vdds      | Yes      | 4                                | PU/ PD                       | LVCMOS       |

37



| BALL<br>BOTTOM [1] | BALL TOP<br>[2] | PIN NAME<br>[3]       | MODE [4] | TYPE [5] | BALL<br>RESET<br>STATE [6] | BALL<br>RESET REL.<br>STATE [7] | RESET REL.<br>MODE [8] | POWER [9] | HYS [10] | BUFFER<br>STRENG TH<br>(mA) [11] | PULLUP<br>/DOWN<br>TYPE [12] | IO CELL [13] |
|--------------------|-----------------|-----------------------|----------|----------|----------------------------|---------------------------------|------------------------|-----------|----------|----------------------------------|------------------------------|--------------|
|                    |                 | gpio_150              | 4        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | hsusb3_tll_cl<br>k    | 5        | 0        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | safe_mode             | 7        |          |                            |                                 |                        |           |          |                                  |                              |              |
| Y8                 | NA              | uart1_rx              | 0        | I        | L                          | L                               | 7                      | vdds      | Yes      | 4                                | PU/ PD                       | LVCMOS       |
|                    |                 | mcbsp1_ clkr          | 2        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | mcspi4_clk            | 3        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | gpio_151              | 4        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | safe_mode             | 7        |          |                            |                                 |                        |           |          |                                  |                              |              |
| AE1                | NA              | mcbsp4_<br>clkx       | 0        | Ю        | L                          | L                               | 7                      | vdds      | Yes      | 4                                | PU/ PD                       | LVCMOS       |
|                    |                 | gpio_152              | 4        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | hsusb3_tll_<br>data1  | 5        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | mm3_txse0             | 6        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | safe_mode             | 7        |          |                            |                                 |                        |           |          |                                  |                              |              |
| AD1                | NA              | mcbsp4_dr             | 0        | I        | L                          | L                               | 7                      | vdds      | Yes      | 4                                | PU/ PD                       | LVCMOS       |
|                    |                 | gpio_153              | 4        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | hsusb3_tll_<br>data0  | 5        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | mm3_rxrcv             | 6        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | safe_mode             | 7        |          |                            |                                 |                        |           |          |                                  |                              |              |
| AD2                | NA              | mcbsp4_dx             | 0        | Ю        | L                          | L                               | 7                      | vdds      | Yes      | 4                                | PU/ PD                       | LVCMOS       |
|                    |                 | gpio_154              | 4        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | hsusb3_tll_<br>data2  | 5        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | mm3_txdat             | 6        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | safe_mode             | 7        |          |                            |                                 |                        |           |          |                                  |                              |              |
| AC1                | NA              | mcbsp4_fsx            | 0        | Ю        | L                          | L                               | 7                      | vdds      | Yes      | 4                                | PU/ PD                       | LVCMOS       |
|                    |                 | gpio_155              | 4        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | hsusb3_tll_<br>data3  | 5        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | mm3_txen_n            | 6        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | safe_mode             | 7        |          |                            |                                 |                        |           |          |                                  |                              |              |
| Y21                | NA              | mcbsp1_ clkr          | 0        | Ю        | L                          | L                               | 7                      | vdds      | Yes      | 4                                | PU/ PD                       | LVCMOS       |
|                    |                 | mcspi4_clk            | 1        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | gpio_156              | 4        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | safe_mode             | 7        |          |                            |                                 |                        |           |          |                                  |                              |              |
| AA21               | NA              | mcbsp1_fsr            | 0        | Ю        | L                          | L                               | 7                      | vdds      | Yes      | 4                                | PU/ PD                       | LVCMOS       |
|                    |                 | cam_global_r<br>eset  |          | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | gpio_157              | 4        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | safe_mode             | 7        |          |                            |                                 |                        |           |          |                                  |                              |              |
| V21                | NA              | mcbsp1_dx<br>mcspi4_  | 1        | 10       | L                          | L                               | 7                      | vdds      | Yes      | 4                                | PU/ PD                       | LVCMOS       |
|                    |                 | simo                  | 2        | IO       |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | mcbsp3_dx             | 2        |          |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | gpio_158<br>safe_mode | 7        | Ю        | -                          |                                 |                        |           |          |                                  |                              |              |
| U21                | NA              | mcbsp1_dr             | 0        | 1        | L                          | L                               | 7                      | vdds      | Yes      | 4                                | PU/ PD                       | LVCMOS       |
| 021                | INC             | mcspi4_<br>somi       | 1        | IO       | -                          | _                               | ,                      | vuus      | 100      | 7                                | I U/ F'D                     | LVCIVIOS     |
|                    |                 | mcbsp3_dr             | 2        | 0        | -                          |                                 |                        |           |          |                                  |                              |              |
|                    |                 | gpio_159              | 4        | 10       | -                          |                                 |                        |           |          |                                  |                              |              |
|                    |                 | safe_mode             | 7        |          | +                          |                                 |                        |           |          |                                  |                              |              |
| T21                | NA              | mcbsp_clks            | 0        |          | L                          | L                               | 7                      | vdds      | Yes      | 4                                | PU/ PD                       | LVCMOS       |
|                    |                 | cam_ shutter          |          | 0        | <b>-</b>                   |                                 | ]                      |           |          |                                  | 5,15                         |              |
|                    |                 | Jann_ Griditer        | =        | -        | _                          |                                 |                        |           |          |                                  | 1                            |              |



| BALL<br>BOTTOM [1] | BALL TOP<br>[2] | PIN NAME<br>[3]      | MODE [4] | TYPE [5] | BALL<br>RESET<br>STATE [6] | BALL<br>RESET REL.<br>STATE [7] | RESET REL.<br>MODE [8] | POWER [9] | HYS [10] | BUFFER<br>STRENG TH<br>(mA) [11] | PULLUP<br>/DOWN<br>TYPE [12] | IO CELL [13] |
|--------------------|-----------------|----------------------|----------|----------|----------------------------|---------------------------------|------------------------|-----------|----------|----------------------------------|------------------------------|--------------|
|                    |                 | uart1_cts            | 5        | I        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | safe_mode            | 7        |          |                            |                                 |                        |           |          |                                  |                              |              |
| K26                | NA              | mcbsp1_fsx           | 0        | Ю        | L                          | L                               | 7                      | vdds      | Yes      | 4                                | PU/ PD                       | LVCMOS       |
|                    |                 | mcspi4_cs0           | 1        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | mcbsp3_fsx           | 2        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | gpio_161             | 4        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | safe_mode            | 7        |          |                            |                                 |                        |           |          |                                  |                              |              |
| W21                | NA              | mcbsp1_<br>clkx      | 0        | Ю        | L                          | L                               | 7                      | vdds      | Yes      | 4                                | PU/ PD                       | LVCMOS       |
|                    |                 | mcbsp3_<br>clkx      | 2        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | gpio_162             | 4        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | safe_mode            | 7        |          |                            |                                 |                        |           |          |                                  |                              |              |
| H18                | NA              | uart3_cts_<br>rctx   | 0        | Ю        | Н                          | Н                               | 7                      | vdds      | Yes      | 4                                | PU/ PD                       | LVCMOS       |
|                    |                 | gpio_163             | 4        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | safe_mode            | 7        |          |                            |                                 |                        |           |          |                                  |                              |              |
| H19                | NA              | uart3_rts_ sd        |          | 0        | Н                          | Н                               | 7                      | vdds      | Yes      | 4                                | PU/ PD                       | LVCMOS       |
|                    |                 | gpio_164             | 4        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | safe_mode            | 7        |          |                            |                                 |                        |           |          |                                  |                              |              |
| H20                | NA              | uart3_rx_ irrx       | 0        | I        | Н                          | Н                               | 7                      | vdds      | Yes      | 4                                | PU/ PD                       | LVCMOS       |
|                    |                 | gpio_165             | 4        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | safe_mode            | 7        |          |                            |                                 |                        |           |          |                                  |                              |              |
| H21                | NA              | uart3_tx_ irtx       | 0        | 0        | Н                          | Н                               | 7                      | vdds      | Yes      | 4                                | PU/ PD                       | LVCMOS       |
|                    |                 | gpio_166             | 4        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | safe_mode            | 7        |          |                            |                                 |                        |           |          |                                  |                              |              |
| T28                | NA              | hsusb0_clk           | 0        | I        | L                          | L                               | 7                      | vdds      | Yes      | 4                                | PU/ PD                       | LVCMOS       |
|                    |                 | gpio_120             | 4        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | safe_mode            | 7        |          |                            |                                 |                        |           |          |                                  |                              |              |
| T25                | NA              | hsusb0_stp           | 0        | 0        | Н                          | Н                               | 7                      | vdds      | Yes      | 4                                | PU/ PD                       | LVCMOS       |
|                    |                 | gpio_121             | 4        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | safe_mode            | 7        |          |                            |                                 |                        |           |          |                                  |                              |              |
| R28                | NA              | hsusb0_dir           | 0        | I        | L                          | L                               | 7                      | vdds      | Yes      | 4                                | PU/ PD                       | LVCMOS       |
|                    |                 | gpio_122             | 4        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | safe_mode            | 7        |          |                            |                                 |                        |           |          |                                  |                              |              |
| T26                | NA              | hsusb0_nxt           | 0        | I        | L                          | L                               | 7                      | vdds      | Yes      | 4                                | PU/ PD                       | LVCMOS       |
|                    |                 | gpio_124             | 4        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | safe_mode            | 7        |          |                            |                                 |                        |           |          |                                  |                              |              |
| T27                | NA              | hsusb0_<br>data0     | 0        | Ю        | L                          | L                               | 7                      | vdds      | Yes      | 4                                | PU/ PD                       | LVCMOS       |
|                    |                 | uart3_tx_ irtx       | 2        | 0        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | gpio_125             | 4        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
| U28                | NA              | safe_mode<br>hsusb0_ | 7        | IO       | L                          | L                               | 7                      | vdds      | Yes      | 4                                | PU/ PD                       | LVCMOS       |
|                    |                 | data1                |          |          |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | uart3_rx_ irrx       |          | I        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | gpio_130             | 4        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | safe_mode            | 7        |          |                            |                                 |                        |           |          |                                  |                              |              |
| U27                | NA              | hsusb0_<br>data2     | 0        | 10       | L                          | L                               | 7                      | vdds      | Yes      | 4                                | PU/ PD                       | LVCMOS       |
|                    |                 | uart3_rts_ sd        |          | 0        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | gpio_131             | 4        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | safe_mode            | 7        |          |                            |                                 |                        |           |          |                                  |                              |              |
| U26                | NA              | hsusb0_<br>data3     | 0        | Ю        | L                          | L                               | 7                      | vdds      | Yes      | 4                                | PU/ PD                       | LVCMOS       |
|                    |                 | uart3_cts_<br>rctx   | 2        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | gpio_169             | 4        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |



| BALL<br>BOTTOM [1] | BALL TOP<br>[2] | PIN NAME<br>[3]  | MODE [4] | TYPE [5] | BALL<br>RESET<br>STATE [6] | BALL<br>RESET REL.<br>STATE [7] | RESET REL.<br>MODE [8] | POWER [9] | HYS [10] | BUFFER<br>STRENG TH<br>(mA) [11] | PULLUP<br>/DOWN<br>TYPE [12] | IO CELL [13] |
|--------------------|-----------------|------------------|----------|----------|----------------------------|---------------------------------|------------------------|-----------|----------|----------------------------------|------------------------------|--------------|
|                    |                 | safe_mode        | 7        |          |                            |                                 |                        |           |          |                                  |                              |              |
| U25                | NA              | hsusb0_<br>data4 | 0        | Ю        | L                          | L                               | 7                      | vdds      | Yes      | 4                                | PU/ PD                       | LVCMOS       |
|                    |                 | gpio_188         | 4        | IO       |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | safe_mode        | 7        |          |                            |                                 |                        |           |          |                                  |                              |              |
| V28                | NA              | hsusb0_<br>data5 | 0        | Ю        | L                          | L                               | 7                      | vdds      | Yes      | 4                                | PU/ PD                       | LVCMOS       |
|                    |                 | gpio_189         | 4        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | safe_mode        | 7        |          |                            |                                 |                        |           |          |                                  |                              |              |
| V27                | NA              | hsusb0_<br>data6 | 0        | Ю        | L                          | L                               | 7                      | vdds      | Yes      | 4                                | PU/ PD                       | LVCMOS       |
|                    |                 | gpio_190         | 4        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | safe_mode        | 7        |          |                            |                                 |                        |           |          |                                  |                              |              |
| V26                | NA              | hsusb0_<br>data7 | 0        | Ю        | L                          | L                               | 7                      | vdds      | Yes      | 4                                | PU/ PD                       | LVCMOS       |
|                    |                 | gpio_191         | 4        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | safe_mode        | 7        |          |                            |                                 |                        |           |          |                                  |                              |              |
| K21                | NA              | i2c1_scl         | 0        | IOD      | Н                          | Н                               | 0                      | vdds      | Yes      | 4                                | PU/ PD                       | Open Drain   |
| J21                | NA              | i2c1_sda         | 0        | IOD      | Н                          | Н                               | 0                      | vdds      | Yes      | 4                                | PU/ PD                       | Open Drain   |
| AF15               | NA              | i2c2_scl         | 0        | IOD      | Н                          | Н                               | 7                      | vdds      | Yes      | 4                                | PU/ PD                       | Open Drain   |
|                    |                 | gpio_168         | 4        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | safe_mode        | 7        |          |                            |                                 |                        |           |          |                                  |                              |              |
| AE15               | NA              | i2c2_sda         | 0        | IOD      | Н                          | Н                               | 7                      | vdds      | Yes      | 4                                | PU/ PD                       | Open Drain   |
|                    |                 | gpio_183         | 4        | Ю        |                            |                                 |                        |           |          |                                  |                              | '            |
|                    |                 | safe_mode        | 7        |          |                            |                                 |                        |           |          |                                  |                              |              |
| AF14               | NA              | i2c3_scl         | 0        | IOD      | Н                          | Н                               | 7                      | vdds      | Yes      | 4                                | PU/ PD                       | Open Drain   |
|                    | NA              | gpio_184         | 4        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | safe_mode        | 7        | 1        |                            |                                 |                        |           |          |                                  |                              |              |
| AG14               | NA              | i2c3_sda         | 0        | IOD      | Н                          | Н                               | 7                      | vdds      | Yes      | 4                                | PU/ PD                       | Open Drain   |
|                    |                 | gpio_185         | 4        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | safe_mode        | 7        |          |                            |                                 |                        |           |          |                                  |                              |              |
| AD26               | NA              | i2c4_scl         | 0        | IOD      | Н                          | Н                               | 0                      | vdds      | Yes      | 4                                | PU/ PD                       | Open Drain   |
|                    |                 | sys_             | 1        | 0        |                            |                                 |                        |           |          |                                  |                              | '            |
|                    |                 | nvmode1          |          |          |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | safe_mode        | 7        |          |                            |                                 |                        |           |          |                                  |                              |              |
| AE26               | NA              | i2c4_sda         | 0        | IOD      | Н                          | Н                               | 0                      | vdds      | Yes      | 4                                | PU/ PD                       | Open Drain   |
|                    |                 | sys_<br>nvmode2  | 1        | 0        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | safe_mode        | 7        |          |                            |                                 |                        |           |          |                                  |                              |              |
| J25                | NA              | hdq_sio          | 0        | IOD      | Н                          | Н                               | 7                      | vdds      | Yes      | 4                                | PU/ PD                       | LVCMOS       |
|                    |                 | sys_altclk       | 1        | I        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | i2c2_sccbe       | 2        | 0        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | i2c3_sccbe       | 3        | 0        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | gpio_170         | 4        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | safe_mode        | 7        |          |                            |                                 |                        |           |          |                                  |                              |              |
| AB3                | NA              | mcspi1_clk       | 0        | Ю        | L                          | L                               | 7                      | vdds      | Yes      | 4 <sup>(6)</sup>                 | PU/ PD                       | LVCMOS       |
|                    |                 | mmc2_dat4        | 1        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | gpio_171         | 4        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | safe_mode        | 7        |          |                            |                                 |                        |           |          |                                  |                              |              |
| AB4                | NA              | mcspi1_<br>simo  | 0        | Ю        | L                          | L                               | 7                      | vdds      | Yes      | 4 <sup>(6)</sup>                 | PU/ PD                       | LVCMOS       |
| İ                  |                 | mmc2_dat5        | 1        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
| Ì                  |                 | gpio_172         | 4        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
| İ                  |                 | safe_mode        | 7        |          |                            |                                 |                        |           |          |                                  |                              |              |
| AA4                | NA              | mcspi1_<br>somi  | 0        | Ю        | L                          | L                               | 7                      | vdds      | Yes      | 4 <sup>(6)</sup>                 | PU/ PD                       | LVCMOS       |

<sup>(6)</sup> The buffer strength of this IO cell is programmable (2, 4, 6, or 8 mA) according to the selected mode; the default value is described in the above table.



| BALL<br>BOTTOM [1] | BALL TOP<br>[2] | PIN NAME<br>[3]      | MODE [4] | TYPE [5] | BALL<br>RESET<br>STATE [6] | BALL<br>RESET REL.<br>STATE [7] | RESET REL.<br>MODE [8] | POWER [9] | HYS [10] | BUFFER<br>STRENG TH<br>(mA) [11] | PULLUP<br>/DOWN<br>TYPE [12] | IO CELL [13] |
|--------------------|-----------------|----------------------|----------|----------|----------------------------|---------------------------------|------------------------|-----------|----------|----------------------------------|------------------------------|--------------|
|                    |                 | mmc2_dat6            | 1        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | gpio_173             | 4        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | safe_mode            | 7        |          |                            |                                 |                        |           |          |                                  |                              |              |
| AC2                | NA              | mcspi1_cs0           | 0        | Ю        | Н                          | Н                               | 7                      | vdds      | Yes      | 4 <sup>(6)</sup>                 | PU/ PD                       | LVCMOS       |
|                    |                 | mmc2_dat7            | 1        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | gpio_174             | 4        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | safe_mode            | 7        |          |                            |                                 |                        |           |          |                                  |                              |              |
| AC3                | NA              | mcspi1_cs1           | 0        | 0        | L                          | Н                               | 7                      | vdds      | Yes      | 4 (6)                            | PU/ PD                       | LVCMOS       |
|                    |                 | mmc3_cmd             | 3        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | gpio_175             | 4        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | safe_mode            | 7        |          |                            |                                 |                        |           |          | (4)                              |                              |              |
| AB1                | NA              | mcspi1_cs2           | 0        | 0        | L                          | Н                               | 7                      | vdds      | Yes      | 4 <sup>(6)</sup>                 | PU/ PD                       | LVCMOS       |
|                    |                 | mmc3_clk             | 3        | 0        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | gpio_176             | 4        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | safe_mode            | 7        |          |                            |                                 |                        |           |          |                                  |                              |              |
| AB2                | NA              | mcspi1_cs3           | 0        | 0        | H                          | Н                               | 7                      | vdds      | Yes      | 4                                | PU/ PD                       | LVCMOS       |
|                    |                 | hsusb2_tll_<br>data2 | 3        | IO       |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | hsusb2_<br>data2     | 3        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | gpio_177             | 4        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | mm2_txdat            | 5        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | safe_mode            | 7        |          |                            |                                 |                        |           |          |                                  |                              |              |
| AA3                | NA              | mcspi2_clk           | 0        | Ю        | L                          | L                               | 7                      | vdds      | Yes      | 4                                | PU/ PD                       | LVCMOS       |
|                    |                 | hsusb2_tll_<br>data7 | 2        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | hsusb2_<br>data7     | 3        | 0        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | gpio_178             | 4        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | safe_mode            | 7        |          |                            |                                 |                        |           |          |                                  |                              |              |
| Y2                 | NA              | mcspi2_<br>simo      | 0        | Ю        | L                          | L                               | 7                      | vdds      | Yes      | 4                                | PU/ PD                       | LVCMOS       |
|                    |                 | gpt9_pwm_e<br>vt     |          | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | hsusb2_tll_<br>data4 | 2        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | hsusb2_<br>data4     | 3        | I        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | gpio_179             | 4        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | safe_mode            | 7        |          |                            |                                 |                        |           |          |                                  |                              |              |
| Y3                 | NA              | mcspi2_<br>somi      | 0        | Ю        | L                          | L                               | 7                      | vdds      | Yes      | 4                                | PU/ PD                       | LVCMOS       |
|                    |                 | gpt10_pwm_<br>evt    | 1        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | hsusb2_tll_<br>data5 | 2        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | hsusb2_<br>data5     | 3        | 0        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | gpio_180             | 4        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | safe_mode            | 7        |          |                            |                                 |                        |           |          |                                  |                              |              |
| Y4                 | NA              | mcspi2_cs0           | 0        | IO       | H                          | Н                               | 7                      | vdds      | Yes      | 4                                | PU/ PD                       | LVCMOS       |
|                    |                 | gpt11_pwm_<br>evt    | 1        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | hsusb2_tll_<br>data6 | 2        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | hsusb2_<br>data6     | 3        | 0        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | gpio_181             | 4        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | safe_mode            | 7        |          |                            |                                 |                        |           |          |                                  |                              |              |
| V3                 | NA              | mcspi2_cs1           | 0        | 0        | L                          | L                               | 7                      | vdds      | Yes      | 4                                | PU/ PD                       | LVCMOS       |



| BALL<br>BOTTOM [1] | BALL TOP<br>[2] | PIN NAME<br>[3]        | MODE [4] | TYPE [5] | BALL<br>RESET<br>STATE [6] | BALL<br>RESET REL.<br>STATE [7] | RESET REL. |       | HYS [10] | BUFFER<br>STRENG TH<br>(mA) [11] | PULLUP<br>/DOWN<br>TYPE [12] | IO CELL [13] |
|--------------------|-----------------|------------------------|----------|----------|----------------------------|---------------------------------|------------|-------|----------|----------------------------------|------------------------------|--------------|
|                    |                 | gpt8_pwm_e             | 1        | Ю        |                            |                                 |            |       |          | (, 1)                            |                              |              |
|                    |                 |                        | 2        | Ю        |                            |                                 |            |       |          |                                  |                              |              |
|                    |                 | hsusb2_<br>data3       | 3        | Ю        |                            |                                 |            |       |          |                                  |                              |              |
|                    |                 | gpio_182               | 4        | Ю        |                            |                                 |            |       |          |                                  |                              |              |
|                    |                 | mm2_txen_n             | 5        | Ю        |                            |                                 |            |       |          |                                  |                              |              |
|                    |                 | safe_mode              | 7        |          |                            |                                 |            |       |          |                                  |                              |              |
| AE25               | NA              | sys_32k                | 0        | I        | Z                          | I                               | NA         | vdds  | Yes      | NA                               | NA                           | LVCMOS       |
| AE17               | NA              | sys_xtalin             | 0        | I        | Z                          | I                               | NA         | vdds  | NA       | NA                               | NA                           | LVCMOS       |
| AF17               | NA              | , -                    | 0        | 0        | Z                          | 0                               | NA         | vdds  | NA       | NA                               | NA                           | LVCMOS       |
| AF25               | NA              |                        | 0        | Ю        | 0                          | 1                               | 0          | vdds  | Yes      | 8                                | PU/ PD                       | LVCMOS       |
|                    |                 | gpio_1<br>safe_mode    | 7        | Ю        |                            |                                 |            |       |          |                                  |                              |              |
| AF26               | NA              | sys_nirq               | 0        | I        | Н                          | Н                               | 7          | vdds  | Yes      | 4                                | PU/ PD                       | LVCMOS       |
|                    |                 | gpio_0                 | 4        | Ю        |                            |                                 |            |       |          |                                  |                              |              |
|                    |                 | safe_mode              | 7        |          |                            | 1                               |            |       |          |                                  |                              |              |
| AH25               | NA              | sys_<br>nrespwron      | 0        | I        | Z                          | I                               | NA         | vdds  | Yes      | NA                               | NA                           | LVCMOS       |
| AF24               | NA              | nreswarm               | 0        | IOD      | 0                          | 1 (PU)                          | 0          | vdds  | Yes      | 8                                | PU/ PD                       | LVCMOS       |
|                    |                 | gpio_30                | 4        | Ю        |                            |                                 |            |       |          |                                  |                              | Open Drain   |
|                    |                 | safe_mode              | 7        |          |                            |                                 |            |       |          |                                  |                              |              |
| AH26               | NA              | _                      | 0        | I        | Z                          | Z                               | 0          | vdds  | Yes      | 4                                | PU/ PD                       | LVCMOS       |
|                    |                 | gpio_2                 | 4        | Ю        |                            |                                 |            |       |          |                                  |                              |              |
| 1000               | NIA             | safe_mode              | 7        |          | 7                          | Z                               | 0          | d d - | V        |                                  | PU/ PD                       | LVOMOS       |
| AG26               | NA              | sys_boot1              | 0        | 10       | Z                          | 2                               | 0          | vdds  | Yes      | 4                                | PU/ PD                       | LVCMOS       |
|                    |                 | gpio_3<br>safe_mode    | 7        | 10       | _                          |                                 |            |       |          |                                  |                              |              |
| AE14               | NA              |                        | 0        | ı        | Z                          | Z                               | 0          | vdds  | Yes      | 4                                | PU/ PD                       | LVCMOS       |
| ALIT               | IVA             | gpio_4                 | 4        | 10       |                            |                                 |            | vuus  | 103      | 7                                | 1 0/1 5                      | LVOIVIOO     |
|                    |                 | safe_mode              | 7        |          |                            |                                 |            |       |          |                                  |                              |              |
| AF18               | NA              | sys_boot3              | 0        | I        | Z                          | Z                               | 0          | vdds  | Yes      | 4                                | PU/ PD                       | LVCMOS       |
|                    |                 | gpio_5                 | 4        | Ю        |                            |                                 |            |       |          |                                  |                              |              |
|                    |                 | safe_mode              | 7        |          |                            |                                 |            |       |          |                                  |                              |              |
| AF19               | NA              | sys_boot4              | 0        | I        | Z                          | Z                               | 0          | vdds  | Yes      | 4                                | PU/ PD                       | LVCMOS       |
|                    |                 | mmc2_dir_da<br>t2      | 1        | 0        |                            |                                 |            |       |          |                                  |                              |              |
|                    |                 |                        | 4        | Ю        |                            |                                 |            |       |          |                                  |                              |              |
|                    |                 |                        | 7        |          |                            |                                 |            |       |          |                                  |                              |              |
| AE21               | NA              | mmc2_dir_da            | 1        | 0        | Z                          | Z                               | 0          | vdds  | Yes      | 4                                | PU/ PD                       | LVCMOS       |
|                    |                 | t3                     | 4        | 10       |                            |                                 |            |       |          |                                  |                              |              |
|                    |                 | gpio_7                 | 7        | Ю        |                            |                                 |            |       |          |                                  |                              |              |
| AF21               | NA              | safe_mode<br>sys_boot6 | 0        | 1        | Z                          | Z                               | 0          | vdds  | Yes      | 4                                | PU/ PD                       | LVCMOS       |
| ALZI               | IVA             | gpio_8                 | 4        | 10       |                            |                                 |            | vuus  | 103      | 7                                | 1 0/1 5                      | LVOIVIOO     |
|                    |                 | safe_mode              | 7        |          |                            |                                 |            |       |          |                                  |                              |              |
| AF22               | NA              |                        | 0        | 0        | 0                          | L                               | 7          | vdds  | Yes      | 8                                | PU/ PD                       | LVCMOS       |
|                    |                 | gpio_9                 | 4        | Ю        |                            |                                 |            |       |          |                                  |                              |              |
|                    |                 |                        | 7        |          |                            |                                 |            |       |          |                                  |                              |              |
| AG25               | NA              |                        | 0        | 0        | L                          | L                               | 7          | vdds  | Yes      | 8                                | PU/ PD                       | LVCMOS       |
|                    |                 | gpio_10                | 4        | Ю        |                            |                                 |            |       |          |                                  |                              |              |
|                    |                 | safe_mode              | 7        |          |                            |                                 |            |       |          |                                  |                              |              |
| AE22               | NA              | sys_clkout2            | 0        | 0        | L                          | L                               | 7          | vdds  | Yes      | 4                                | PU/ PD                       | LVCMOS       |
|                    |                 | gpio_186               | 4        | Ю        |                            |                                 |            |       |          |                                  |                              |              |



| BALL<br>BOTTOM [1] | BALL TOP<br>[2] | PIN NAME<br>[3]      | MODE [4] | TYPE [5] | BALL<br>RESET<br>STATE [6] | BALL<br>RESET REL.<br>STATE [7] | RESET REL.<br>MODE [8] |      | HYS [10] | BUFFER<br>STRENG TH<br>(mA) [11] | PULLUP<br>/DOWN<br>TYPE [12] | IO CELL [13] |
|--------------------|-----------------|----------------------|----------|----------|----------------------------|---------------------------------|------------------------|------|----------|----------------------------------|------------------------------|--------------|
|                    |                 | safe_mode            | 7        |          |                            |                                 |                        |      |          |                                  |                              |              |
| AA17               | NA              | jtag_ntrst           | 0        | I        | L                          | L                               | 0                      | vdds | Yes      | NA                               | PU/ PD                       | LVCMOS       |
| AA13               | NA              | jtag_tck             | 0        | I        | L                          | L                               | 0                      | vdds | Yes      | NA                               | PU/ PD                       | LVCMOS       |
| AA12               | NA              | jtag_rtck            | 0        | 0        | L                          | 0                               | 0                      | vdds | Yes      | 8                                | PU/ PD                       | LVCMOS       |
| AA18               | NA              | jtag_tms_tms<br>c    | 0        | Ю        | Н                          | Н                               | 0                      | vdds | Yes      | 8                                | PU/ PD                       | LVCMOS       |
| AA20               | NA              | jtag_tdi             | 0        | I        | Н                          | Н                               | 0                      | vdds | Yes      | NA                               | PU/ PD                       | LVCMOS       |
| AA19               | NA              | jtag_tdo             | 0        | 0        | L                          | Z                               | 0                      | vdds | Yes      | 8                                | PU/ PD                       | LVCMOS       |
| AA11               | NA              | jtag_emu0            | 0        | Ю        | Н                          | Н                               | 0                      | vdds | Yes      | 8                                | PU/ PD                       | LVCMOS       |
|                    |                 | gpio_11              | 4        | Ю        |                            |                                 |                        |      |          |                                  |                              |              |
|                    |                 | safe_mode            | 7        |          |                            |                                 |                        |      |          |                                  |                              |              |
| AA10               | NA              | jtag_emu1            | 0        | Ю        | Н                          | Н                               | 0                      | vdds | Yes      | 8                                | PU/ PD                       | LVCMOS       |
|                    |                 | gpio_31              | 4        | Ю        |                            |                                 |                        |      |          |                                  |                              |              |
|                    |                 | safe_mode            | 7        |          |                            |                                 |                        |      |          |                                  |                              |              |
| AF10               | NA              | etk_clk              | 0        | 0        | Н                          | Н                               | 4                      | vdds | Yes      | 4                                | PU/ PD                       | LVCMOS       |
|                    |                 | mcbsp5_<br>clkx      | 1        | Ю        |                            |                                 |                        |      |          |                                  |                              |              |
|                    |                 | mmc3_clk             | 2        | 0        |                            |                                 |                        |      |          |                                  |                              |              |
|                    |                 | hsusb1_stp           | 3        | 0        |                            |                                 |                        |      |          |                                  |                              |              |
|                    |                 | gpio_12              | 4        | Ю        |                            |                                 |                        |      |          |                                  |                              |              |
|                    |                 | mm1_rxdp             | 5        | Ю        |                            |                                 |                        |      |          |                                  |                              |              |
|                    |                 | hsusb1_tll_st<br>p   | 6        | I        |                            |                                 |                        |      |          |                                  |                              |              |
| AE10               | NA              | etk_ctl              | 0        | 0        | Н                          | Н                               | 4                      | vdds | Yes      | 4                                | PU/ PD                       | LVCMOS       |
|                    |                 | mmc3_cmd             | 2        | Ю        |                            |                                 |                        |      |          |                                  |                              |              |
|                    |                 | hsusb1_clk           | 3        | 0        |                            |                                 |                        |      |          |                                  |                              |              |
|                    |                 | gpio_13              | 4        | Ю        |                            |                                 |                        |      |          |                                  |                              |              |
|                    |                 | hsusb1_tll_cl<br>k   | 6        | 0        |                            |                                 |                        |      |          |                                  |                              |              |
| AF11               | NA              | etk_d0               | 0        | 0        | Н                          | Н                               | 4                      | vdds | Yes      | 4                                | PU/ PD                       | LVCMOS       |
|                    |                 | mcspi3_<br>simo      | 1        | Ю        |                            |                                 |                        |      |          |                                  |                              |              |
|                    |                 | mmc3_dat4            | 2        | Ю        |                            |                                 |                        |      |          |                                  |                              |              |
|                    |                 | hsusb1_<br>data0     | 3        | Ю        |                            |                                 |                        |      |          |                                  |                              |              |
|                    |                 | gpio_14              | 4        | Ю        |                            |                                 |                        |      |          |                                  |                              |              |
|                    |                 | mm1_rxrcv            | 5        | Ю        |                            |                                 |                        |      |          |                                  |                              |              |
|                    |                 | hsusb1_tll_<br>data0 | 6        | Ю        |                            |                                 |                        |      |          |                                  |                              |              |
| AG12               | NA              | etk_d1               | 0        | 0        | Н                          | Н                               | 4                      | vdds | Yes      | 4                                | PU/ PD                       | LVCMOS       |
|                    |                 | mcspi3_<br>somi      | 1        | Ю        |                            |                                 |                        |      |          |                                  |                              |              |
|                    |                 | hsusb1_<br>data1     | 3        | Ю        |                            |                                 |                        |      |          |                                  |                              |              |
|                    |                 | gpio_15              | 4        | Ю        |                            |                                 |                        |      |          |                                  |                              |              |
|                    |                 | mm1_txse0            | 5        | Ю        |                            |                                 |                        |      |          |                                  |                              |              |
|                    |                 | hsusb1_tll_<br>data1 | 6        | Ю        |                            |                                 |                        |      |          |                                  |                              |              |
| AH12               | NA              | etk_d2               | 0        | 0        | Н                          | Н                               | 4                      | vdds | Yes      | 4                                | PU/ PD                       | LVCMOS       |
|                    |                 | mcspi3_cs0           | 1        | Ю        | 1                          |                                 |                        |      |          |                                  |                              |              |
|                    |                 | hsusb1_<br>data2     | 3        | Ю        |                            |                                 |                        |      |          |                                  |                              |              |
|                    |                 | gpio_16              | 4        | Ю        | 1                          |                                 |                        |      |          |                                  |                              |              |
|                    |                 | mm1_txdat            | 5        | Ю        | 1                          |                                 |                        |      |          |                                  |                              |              |
|                    |                 | hsusb1_tll_d<br>ata2 | 6        | Ю        |                            |                                 |                        |      |          |                                  |                              |              |
| AE13               | NA              | etk_d3               | 0        | 0        | Н                          | Н                               | 4                      | vdds | Yes      | 4                                | PU/ PD                       | LVCMOS       |
|                    |                 | mcspi3_clk           | 1        | Ю        | 1                          |                                 |                        |      |          |                                  |                              |              |
|                    |                 | mmc3_dat3            | 2        | Ю        |                            |                                 |                        |      |          |                                  |                              |              |



| BALL<br>BOTTOM [1] | BALL TOP<br>[2] | PIN NAME<br>[3]          | MODE [4] | TYPE [5] | BALL<br>RESET<br>STATE [6] | BALL<br>RESET REL.<br>STATE [7] | RESET REL.<br>MODE [8] | POWER [9] | HYS [10] | BUFFER<br>STRENG TH<br>(mA) [11] | PULLUP<br>/DOWN<br>TYPE [12] | IO CELL [13] |
|--------------------|-----------------|--------------------------|----------|----------|----------------------------|---------------------------------|------------------------|-----------|----------|----------------------------------|------------------------------|--------------|
|                    |                 | hsusb1_<br>data7         | 3        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | gpio_17                  | 4        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | hsusb1_tll_<br>data7     | 6        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
| AE11               | NA              | etk_d4                   | 0        | 0        | L                          | L                               | 4                      | vdds      | Yes      | 4                                | PU/ PD                       | LVCMOS       |
|                    |                 | mcbsp5_dr                | 1        | I        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | mmc3_dat0                | 2        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | hsusb1_<br>data4         | 3        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | gpio_18                  | 4        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | hsusb1_tll_<br>data4     | 6        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
| AH9                | NA              | etk_d5                   | 0        | 0        | L                          | L                               | 4                      | vdds      | Yes      | 4                                | PU/ PD                       | LVCMOS       |
|                    |                 | mcbsp5_fsx               | 1        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | mmc3_dat1                | 2        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | hsusb1_<br>data5         | 3        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | gpio_19                  | 4        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | hsusb1_tll_<br>data5     | 6        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
| AF13               | NA              | etk_d6                   | 0        | 0        | L                          | L                               | 4                      | vdds      | Yes      | 4                                | PU/ PD                       | LVCMOS       |
|                    |                 | mcbsp5_dx                | 1        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | mmc3_dat2<br>hsusb1_     | 3        | IO<br>IO |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | data6                    |          |          | _                          |                                 |                        |           |          |                                  |                              |              |
|                    |                 | gpio_20                  | 4        | 10       |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | hsusb1_tll_<br>data6     | 6        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
| AH14               | NA              | etk_d7                   | 0        | 0        | L                          | L                               | 4                      | vdds      | Yes      | 4                                | PU/ PD                       | LVCMOS       |
|                    |                 | mcspi3_cs1               | 1        | 0        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | mmc3_dat7                | 2        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | hsusb1_<br>data3         | 3        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | gpio_21                  | 4        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | mm1_txen_n               |          | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | hsusb1_tll_<br>data3     | 6        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
| AF9                | NA              | etk_d8                   | 0        | 0        | L                          | L                               | 4                      | vdds      | Yes      | 4                                | PU/ PD                       | LVCMOS       |
|                    |                 | sys_drm_<br>msecure      | 1        | I        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | mmc3_dat6                | 2        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | hsusb1_dir               | 3        | I        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | gpio_22<br>hsusb1_tll_di | 6        | 0        |                            |                                 |                        |           |          |                                  |                              |              |
| AG9                | NA              | r<br>etk_d9              | 0        | 0        | L                          | L                               | 4                      | vdds      | Yes      | 4                                | PU/ PD                       | LVCMOS       |
| 703                | NA.             | sys_secure_i             |          | 0        | -                          |                                 | 7                      | vuus      | 163      | Ī                                | 0/10                         | LVOMOO       |
|                    |                 | ndic ator                | 0        | 10       | _                          |                                 |                        |           |          |                                  |                              |              |
|                    |                 | mmc3_dat5                | 3        | IO       |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | hsusb1_nxt<br>gpio_23    | 4        | IO       | 1                          |                                 |                        |           |          |                                  |                              |              |
|                    |                 | mm1_rxdm                 | 5        | IO       | 1                          |                                 |                        |           |          |                                  |                              |              |
|                    |                 | hsusb1_tll_n             |          | 0        |                            |                                 |                        |           |          |                                  |                              |              |
| AE7                | NA              | etk_d10                  | 0        | 0        | L                          | L                               | 4                      | vdds      | Yes      | 4                                | PU/ PD                       | LVCMOS       |
|                    |                 | uart1_rx                 | 2        | I        | 1                          |                                 |                        |           |          |                                  |                              |              |
|                    |                 | hsusb2_clk               | 3        | 0        | 1                          |                                 |                        |           |          |                                  |                              |              |
|                    |                 | gpio_24                  | 4        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |



| BALL<br>BOTTOM [1]                                                                                                                                                                                                   | BALL TOP<br>[2] | PIN NAME<br>[3]      | MODE [4] | TYPE [5] | BALL<br>RESET<br>STATE [6] | BALL<br>RESET REL.<br>STATE [7] | RESET REL.<br>MODE [8] | POWER [9] | HYS [10] | BUFFER<br>STRENG TH<br>(mA) [11] | PULLUP<br>/DOWN<br>TYPE [12] | IO CELL [13] |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|----------------------|----------|----------|----------------------------|---------------------------------|------------------------|-----------|----------|----------------------------------|------------------------------|--------------|
|                                                                                                                                                                                                                      |                 | hsusb2_tll_cl        | 6        | 0        |                            |                                 |                        |           |          |                                  |                              |              |
| AF7                                                                                                                                                                                                                  | NA              | etk_d11              | 0        | 0        | L                          | L                               | 4                      | vdds      | Yes      | 4                                | PU/ PD                       | LVCMOS       |
|                                                                                                                                                                                                                      |                 | hsusb2_stp           | 3        | 0        |                            |                                 |                        |           |          |                                  |                              |              |
|                                                                                                                                                                                                                      |                 | gpio_25              | 4        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                                                                                                                                                                                                                      |                 | mm2_rxdp             | 5        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                                                                                                                                                                                                                      |                 | hsusb2_tll_st        | 6        | I        |                            |                                 |                        |           |          |                                  |                              |              |
| AG7                                                                                                                                                                                                                  | NA              | etk_d12              | 0        | 0        | L                          | L                               | 4                      | vdds      | Yes      | 4                                | PU/ PD                       | LVCMOS       |
|                                                                                                                                                                                                                      |                 | hsusb2_dir           | 3        | I        |                            |                                 |                        |           |          |                                  |                              |              |
|                                                                                                                                                                                                                      |                 | gpio_26              | 4        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                                                                                                                                                                                                                      |                 | hsusb2_tll_di<br>r   | 6        | 0        |                            |                                 |                        |           |          |                                  |                              |              |
| AH7                                                                                                                                                                                                                  | NA              | etk_d13              | 0        | 0        | L                          | L                               | 4                      | vdds      | Yes      | 4                                | PU/ PD                       | LVCMOS       |
|                                                                                                                                                                                                                      |                 | hsusb2_nxt           | 3        | I        |                            |                                 |                        |           |          |                                  |                              |              |
|                                                                                                                                                                                                                      |                 | gpio_27              | 4        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                                                                                                                                                                                                                      |                 | mm2_rxdm             | 5        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                                                                                                                                                                                                                      |                 | hsusb2_tll_n<br>xt   | 6        | 0        |                            |                                 |                        |           |          |                                  |                              |              |
| AG8                                                                                                                                                                                                                  | NA              | etk_d14              | 0        | 0        | L                          | L                               | 4                      | vdds      | Yes      | 4                                | PU/ PD                       | LVCMOS       |
|                                                                                                                                                                                                                      |                 | hsusb2_<br>data0     | 3        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                                                                                                                                                                                                                      |                 | gpio_28              | 4        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                                                                                                                                                                                                                      |                 | mm2_rxrcv            | 5        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                                                                                                                                                                                                                      |                 | hsusb2_tll_<br>data0 | 6        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
| AH8                                                                                                                                                                                                                  | NA              | etk_d15              | 0        | 0        | L                          | L                               | 4                      | vdds      | Yes      | 4                                | PU/ PD                       | LVCMOS       |
|                                                                                                                                                                                                                      | 8 NA            | hsusb2_<br>data1     | 3        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                                                                                                                                                                                                                      |                 | gpio_29              | 4        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                                                                                                                                                                                                                      |                 | mm2_txse0            | 5        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                                                                                                                                                                                                                      |                 | hsusb2_tll_<br>data1 | 6        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
| AE9, AE18,<br>AE19, AE24,<br>AC4, Y16,<br>Y18, Y19,<br>Y20, W18,<br>W20, V20,<br>U19, U20,<br>T19, P20,<br>N19, N20,<br>M19, M25,<br>L25, K18,<br>K20, J4, J18,<br>J19, J20, H4,<br>E25, D8, D9,<br>D15, D22,<br>D23 | NA              | vdd_core             | 0        | PWR      | -                          |                                 | -                      | -         | -        | -                                | -                            | -            |
| Y9, Y10,<br>Y11, Y14,<br>Y15, W9,<br>W11, W12,<br>W15, U10,<br>T9, T10, R9,<br>R10, N10,<br>M9, M10, L9,<br>L10, K11,<br>K14, K13, J9,<br>J10, J11,<br>J14, J15                                                      | NA              | vdd_mpu<br>_iva      | 0        | PWR      | -                          | -                               | -                      | -         | -        | -                                | -                            | -            |
| AH6, U1, R4,<br>J1, J2, G28,<br>F1, F2, D16,<br>C16, C28,<br>B5, B8, B12,<br>B18, B22,<br>A5, A8, A12,<br>A18, A22                                                                                                   | NA              | vdds_mem             | 0        | PWR      | -                          | -                               | -                      | -         | -        | -                                | -                            | -            |



|                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                                                                                                                                                        |                                                                      |          |          |                            | ,,                              |                        |           | ,        |                                  |                              |              |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------|----------|----------|----------------------------|---------------------------------|------------------------|-----------|----------|----------------------------------|------------------------------|--------------|
| BALL<br>BOTTOM [1]                                                                                                                                                                                                                                                                                                                                                                                                                                                | BALL TOP<br>[2]                                                                                                                                                                        | PIN NAME<br>[3]                                                      | MODE [4] | TYPE [5] | BALL<br>RESET<br>STATE [6] | BALL<br>RESET REL.<br>STATE [7] | RESET REL.<br>MODE [8] | POWER [9] | HYS [10] | BUFFER<br>STRENG TH<br>(mA) [11] | PULLUP<br>/DOWN<br>TYPE [12] | IO CELL [13] |
| AG20, AG21,<br>AG27, AF8,<br>AF16, AF23,<br>AE8, AE16,<br>AE23, AE27,<br>AD3, AD4,<br>W4, H28,<br>F25, F26                                                                                                                                                                                                                                                                                                                                                        | NA                                                                                                                                                                                     | vdds                                                                 | 0        | PWR      | -                          | -                               |                        | -         | -        | -                                | -                            | -            |
| W16                                                                                                                                                                                                                                                                                                                                                                                                                                                               | NA                                                                                                                                                                                     | vdds_sram                                                            | 0        |          |                            |                                 |                        |           |          |                                  |                              |              |
| K15                                                                                                                                                                                                                                                                                                                                                                                                                                                               | NA                                                                                                                                                                                     | vdds_dpll_dll                                                        | 0        | PWR      | -                          | -                               | -                      | -         | -        | -                                | -                            | -            |
| AA16                                                                                                                                                                                                                                                                                                                                                                                                                                                              | NA                                                                                                                                                                                     | vdds_dpll_pe<br>r                                                    | 0        | PWR      | -                          | -                               | -                      | -         | -        | -                                | -                            | -            |
| AA14                                                                                                                                                                                                                                                                                                                                                                                                                                                              | NA                                                                                                                                                                                     | vdds_wkup_<br>bg                                                     | 0        | PWR      | -                          | -                               | -                      | -         | -        | -                                | -                            | -            |
| K25, P25                                                                                                                                                                                                                                                                                                                                                                                                                                                          | NA                                                                                                                                                                                     | vdds_mmc1,<br>vdds_mmc1a                                             | 0        | PWR      | -                          | -                               | -                      | -         | -        | -                                | -                            | -            |
| V25                                                                                                                                                                                                                                                                                                                                                                                                                                                               | NA                                                                                                                                                                                     | vdda_dac                                                             | 0        | PWR      | -                          | -                               | -                      | -         | -        | -                                | -                            | -            |
| Y26                                                                                                                                                                                                                                                                                                                                                                                                                                                               | NA                                                                                                                                                                                     | vssa_dac                                                             | 0        | GND      | -                          | -                               | -                      | -         | -        | -                                | -                            | -            |
| AA26, AG2,<br>AG3, AG6,<br>AF12, AF20,<br>AE12, AE20,<br>AC25, AC26,<br>AG16, AH21,<br>Y12, Y13,<br>Y17, Y25,<br>W3, W10,<br>W13, W14,<br>W17, W19,<br>W25, V9,<br>V10, V19,<br>U2, U9, T20,<br>R19, R20,<br>R26, P3, P4,<br>P9, P10,<br>P19, N9,<br>M20, M28,<br>L19, L20,<br>L26, K9,<br>K10, K12,<br>K16, K17,<br>K19, J3, J12,<br>J13, J16,<br>J17, G27,<br>E3, E4, D7,<br>D10, D13,<br>D21, C7, C10,<br>C13, C19,<br>C22, B2,<br>B27, A3, A26<br>AH20, AA15, | NA                                                                                                                                                                                     | vss cap_vdd_d,                                                       | 0        | GND      |                            |                                 |                        |           |          |                                  |                              |              |
| V4, L21                                                                                                                                                                                                                                                                                                                                                                                                                                                           | NA .                                                                                                                                                                                   | cap_vdd_d, cap_vdd_wk up, cap_vdd_sra m_mpu _iva, cap_vdd_sra m_core |          | PWK      | -                          | -                               |                        |           |          |                                  |                              |              |
| A27, A28                                                                                                                                                                                                                                                                                                                                                                                                                                                          | AA1, AA2,<br>AA22, AA23,<br>AB1, AB11,<br>AB13, AB23,<br>AB8, AB9,<br>AC1, AC11,<br>AC23, AC24,<br>AC23, AC8,<br>AC9, B12,<br>B23, H22,<br>H23, K1, K2,<br>K22, L1, L2,<br>U1, U2, Y23 | FeedThrough<br>Pins <sup>(7)</sup>                                   |          |          | -                          | -                               | -                      | -         | -        | -                                | -                            |              |
| A1, B1, G1,<br>U4                                                                                                                                                                                                                                                                                                                                                                                                                                                 | A1, AB2,<br>AB22, B1,<br>B2, B22                                                                                                                                                       | No Connect                                                           | -        | -        |                            |                                 |                        |           |          |                                  |                              |              |

(7) These signals are feed-through balls. For more information, see Section 2.5.10.



| BALL<br>BOTTOM [1] | BALL TOP<br>[2] | PIN NAME<br>[3] | MODE [4] | TYPE [5] | BALL<br>RESET<br>STATE [6] | BALL<br>RESET REL.<br>STATE [7] | RESET REL.<br>MODE [8] | POWER [9] | HYS [10] | BUFFER<br>STRENG TH<br>(mA) [11] | PULLUP<br>/DOWN<br>TYPE [12] | IO CELL [13] |
|--------------------|-----------------|-----------------|----------|----------|----------------------------|---------------------------------|------------------------|-----------|----------|----------------------------------|------------------------------|--------------|
| AE16               | NA              | cam_d0          | 0        | I        | L                          | L                               | 7                      | vdds      | Yes      | 4                                | PU100/<br>PD100              | LVCMOS       |
|                    |                 | gpio_99         | 4        | 1        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | safe_mode       | 7        | -        |                            |                                 |                        |           |          |                                  |                              |              |
| AE15               | NA              | cam_d1          | 0        | I        | L                          | L                               | 7                      | vdds      | Yes      | 4                                | PU100/<br>PD100              | LVCMOS       |
|                    |                 | gpio_100        | 4        | I        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | safe_mode       | 7        | -        |                            |                                 |                        |           |          |                                  |                              |              |
| AD17               | NA              | gpio_112        | 4        | I        | L                          | L                               | 7                      | vdds      | Yes      | 4                                | PU100/<br>PD100              | LVCMOS       |
|                    |                 | safe_mode       | 7        | -        |                            |                                 |                        |           |          |                                  |                              |              |
| AE18               | NA              | gpio_114        | 4        | 1        | L                          | L                               | 7                      | vdds      | Yes      | 4                                | PU100/<br>PD100              | LVCMOS       |
|                    |                 | safe_mode       | 7        | -        |                            |                                 |                        |           |          |                                  |                              |              |
| AD16               | NA              | gpio_113        | 4        | 1        | L                          | L                               | 7                      | vdds      | Yes      | 4                                | PU100/<br>PD100              | LVCMOS       |
|                    |                 | safe_mode       | 7        | -        |                            |                                 |                        |           |          |                                  |                              |              |
| AE17               | NA              | gpio_115        | 4        | 1        | L                          | L                               | 7                      | vdds      | Yes      | 4                                | PU100/<br>PD100              | LVCMOS       |
|                    |                 | safe_mode       | 7        | -        |                            |                                 |                        |           |          |                                  |                              |              |
| NA                 | G20             | sdrc_a0         | 0        | 0        | 0                          | 0                               | 0                      | vdds      | No       | 4(2)                             | NA                           | LVCMOS       |
| NA                 | K20             | sdrc_a1         | 0        | 0        | 0                          | 0                               | 0                      | vdds      | No       | 4 <sup>(2)</sup>                 | NA                           | LVCMOS       |
| NA                 | J20             | sdrc_a2         | 0        | 0        | 0                          | 0                               | 0                      | vdds      | No       | 4(2)                             | NA                           | LVCMOS       |
| NA                 | J21             | sdrc_a3         | 0        | 0        | 0                          | 0                               | 0                      | vdds      | No       | 4 <sup>(2)</sup>                 | NA                           | LVCMOS       |
| NA                 | U21             | sdrc_a4         | 0        | 0        | 0                          | 0                               | 0                      | vdds      | No       | 4 <sup>(2)</sup>                 | NA                           | LVCMOS       |
| NA                 | R20             | sdrc_a5         | 0        | 0        | 0                          | 0                               | 0                      | vdds      | No       | 4 <sup>(2)</sup>                 | NA                           | LVCMOS       |
| NA                 | M21             | sdrc_a6         | 0        | 0        | 0                          | 0                               | 0                      | vdds      | No       | 4(2)                             | NA                           | LVCMOS       |
| NA                 | M20             | sdrc_a7         | 0        | 0        | 0                          | 0                               | 0                      | vdds      | No       | 4(2)                             | NA                           | LVCMOS       |
| NA                 | N20             | sdrc_a8         | 0        | 0        | 0                          | 0                               | 0                      | vdds      | No       | 4 (2)                            | NA                           | LVCMOS       |
| NA                 | K21             | sdrc_a9         | 0        | 0        | 0                          | 0                               | 0                      | vdds      | No       | 4(2)                             | NA                           | LVCMOS       |
| NA                 | Y16             | sdrc_a10        | 0        | 0        | 0                          | 0                               | 0                      | vdds      | No       | 4(2)                             | NA                           | LVCMOS       |
| NA                 | N21             | sdrc_a11        | 0        | 0        | 0                          | 0                               | 0                      | vdds      | No       | 4 <sup>(2)</sup>                 | NA                           | LVCMOS       |
| NA                 | R21             | sdrc_a12        | 0        | 0        | 0                          | 0                               | 0                      | vdds      | No       | 4 <sup>(2)</sup>                 | NA                           | LVCMOS       |
| NA                 | AA15            | sdrc_a13        | 0        | 0        | 0                          | 0                               | 0                      | vdds      | No       | 4 <sup>(2)</sup>                 | NA                           | LVCMOS       |
| NA                 | Y12             | sdrc_a14        | 0        | 0        | 0                          | 0                               | 0                      | vdds      | No       | 4(2)                             | NA                           | LVCMOS       |
| NA                 | AA18            | sdrc_ba0        | 0        | 0        | 0                          | 0                               | 0                      | vdds      | No       | 4 (2)                            | NA                           | LVCMOS       |
| NA                 | V20             | sdrc_ba1        | 0        | 0        | 0                          | 0                               | 0                      | vdds      | No       | 4 (2)                            | NA                           | LVCMOS       |
| NA                 | Y15             | sdrc_cke0       | 0        | 0        | Н                          | 1                               | 7                      | vdds      | Yes      | 4 (2)                            | PU100/<br>PD100              | LVCMOS       |
|                    |                 | safe_mode       | 7        |          |                            |                                 |                        |           |          |                                  |                              |              |
| NA                 | Y13             | sdrc_cke1       | 0        | 0        | Н                          | 1                               | 7                      | vdds      | Yes      | 4 (2)                            | PU100/<br>PD100              | LVCMOS       |
|                    |                 | safe_mode       | 7        |          |                            |                                 |                        |           |          |                                  |                              |              |
| NA                 | A12             | sdrc_clk        | 0        | Ю        | L                          | 0                               | 0                      | vdds      | Yes      | 4 <sup>(2)</sup>                 | PU100/<br>PD100              | LVCMOS       |
| NA                 | D1              | sdrc_d0         | 0        | Ю        | L                          | Z                               | 0                      | vdds      | Yes      | 4 <sup>(2)</sup>                 | PU100/<br>PD100              | LVCMOS       |
| NA                 | G1              | sdrc_d1         | 0        | Ю        | L                          | Z                               | 0                      | vdds      | Yes      | 4 <sup>(2)</sup>                 | PU100/<br>PD100              | LVCMOS       |
| NA                 | G2              | sdrc_d2         | 0        | Ю        | L                          | Z                               | 0                      | vdds      | Yes      | 4 <sup>(2)</sup>                 | PU100/<br>PD100              | LVCMOS       |
| NA                 | E1              | sdrc_d3         | 0        | Ю        | L                          | Z                               | 0                      | vdds      | Yes      | 4 <sup>(2)</sup>                 | PU100/<br>PD100              | LVCMOS       |
| NA                 | D2              | sdrc_d4         | 0        | Ю        | L                          | Z                               | 0                      | vdds      | Yes      | 4 <sup>(2)</sup>                 | PU100/<br>PD100              | LVCMOS       |
| NA                 | E2              | sdrc_d5         | 0        | Ю        | L                          | Z                               | 0                      | vdds      | Yes      | 4 <sup>(2)</sup>                 | PU100/<br>PD100              | LVCMOS       |

<sup>(1)</sup> NA in this table stands for Not Applicable.

<sup>(2)</sup> The drive strength is programmable vs the capacity load: load range = [2 pF to 6 pF] per default or [6 pF to 12 pF] according to the selected mode.



| BALL<br>BOTTOM [1] | BALL TOP | PIN NAME  | MODE [4] | TYPE [5] | BALL<br>RESET<br>STATE [6] | BALL<br>RESET REL.<br>STATE [7] | RESET REL.<br>MODE [8] | POWER [9] | HYS [10] | BUFFER<br>STRENG TH<br>(mA) [11] | PULLUP<br>/DOWN<br>TYPE [12] | IO CELL [13] |
|--------------------|----------|-----------|----------|----------|----------------------------|---------------------------------|------------------------|-----------|----------|----------------------------------|------------------------------|--------------|
| NA                 | В3       | sdrc_d6   | 0        | Ю        | L L                        | Z                               | 0                      | vdds      | Yes      | 4 <sup>(2)</sup>                 | PU100/<br>PD100              | LVCMOS       |
| NA                 | B4       | sdrc_d7   | 0        | Ю        | L                          | Z                               | 0                      | vdds      | Yes      | 4 <sup>(2)</sup>                 | PU100/<br>PD100              | LVCMOS       |
| NA                 | A10      | sdrc_d8   | 0        | Ю        | L                          | Z                               | 0                      | vdds      | Yes      | 4 <sup>(2)</sup>                 | PU100/<br>PD100              | LVCMOS       |
| NA                 | B11      | sdrc_d9   | 0        | Ю        | L                          | Z                               | 0                      | vdds      | Yes      | 4 <sup>(2)</sup>                 | PU100/<br>PD100              | LVCMOS       |
| NA                 | A11      | sdrc_d10  | 0        | Ю        | L                          | Z                               | 0                      | vdds      | Yes      | 4 <sup>(2)</sup>                 | PU100/<br>PD100              | LVCMOS       |
| NA                 | B12      | sdrc_d11  | 0        | Ю        | L                          | Z                               | 0                      | vdds      | Yes      | 4 (2)                            | PU100/<br>PD100              | LVCMOS       |
| NA                 | A16      | sdrc_d12  | 0        | Ю        | L                          | Z                               | 0                      | vdds      | Yes      | 4 <sup>(2)</sup>                 | PU100/<br>PD100              | LVCMOS       |
| NA                 | A17      | sdrc_d13  | 0        | Ю        | L                          | Z                               | 0                      | vdds      | Yes      | 4 <sup>(2)</sup>                 | PU100/<br>PD100              | LVCMOS       |
| NA                 | B17      | sdrc_d14  | 0        | Ю        | L                          | Z                               | 0                      | vdds      | Yes      | 4 <sup>(2)</sup>                 | PU100/<br>PD100              | LVCMOS       |
| NA                 | B18      | sdrc_d15  | 0        | Ю        | L                          | Z                               | 0                      | vdds      | Yes      | 4 <sup>(2)</sup>                 | PU100/<br>PD100              | LVCMOS       |
| NA                 | В7       | sdrc_d16  | 0        | Ю        | L                          | Z                               | 0                      | vdds      | Yes      | 4 (3)                            | PU100/<br>PD100              | LVCMOS       |
| NA                 | A5       | sdrc_d17  | 0        | Ю        | L                          | Z                               | 0                      | vdds      | Yes      | 4 <sup>(3)</sup>                 | PU100/<br>PD100              | LVCMOS       |
| NA                 | B6       | sdrc_d18  | 0        | Ю        | L                          | Z                               | 0                      | vdds      | Yes      | 4 <sup>(3)</sup>                 | PU100/<br>PD100              | LVCMOS       |
| NA                 | A6       | sdrc_d19  | 0        | Ю        | L                          | Z                               | 0                      | vdds      | Yes      | 4 <sup>(3)</sup>                 | PU100/<br>PD100              | LVCMOS       |
| NA                 | A8       | sdrc_d20  | 0        | Ю        | L                          | Z                               | 0                      | vdds      | Yes      | 4 <sup>(3)</sup>                 | PU100/<br>PD100              | LVCMOS       |
| NA                 | В9       | sdrc_d21  | 0        | Ю        | L                          | Z                               | 0                      | vdds      | Yes      | 4 <sup>(3)</sup>                 | PU100/<br>PD100              | LVCMOS       |
| NA                 | A9       | sdrc_d22  | 0        | Ю        | L                          | Z                               | 0                      | vdds      | Yes      | 4 <sup>(3)</sup>                 | PU100/<br>PD100              | LVCMOS       |
| NA                 | B10      | sdrc_d23  | 0        | Ю        | L                          | Z                               | 0                      | vdds      | Yes      | 4 <sup>(3)</sup>                 | PU100/<br>PD100              | LVCMOS       |
| NA                 | C21      | sdrc_d24  | 0        | Ю        | L                          | Z                               | 0                      | vdds      | Yes      | 4 <sup>(3)</sup>                 | PU100/<br>PD100              | LVCMOS       |
| NA                 | D20      | sdrc_d25  | 0        | Ю        | L                          | Z                               | 0                      | vdds      | Yes      | 4 (3)                            | PU100/<br>PD100              | LVCMOS       |
| NA                 | B19      | sdrc_d26  | 0        | Ю        | L                          | Z                               | 0                      | vdds      | Yes      | 4 <sup>(3)</sup>                 | PU100/<br>PD100              | LVCMOS       |
| NA                 | C20      | sdrc_d27  | 0        | Ю        | L                          | Z                               | 0                      | vdds      | Yes      | 4 <sup>(3)</sup>                 | PU100/<br>PD100              | LVCMOS       |
| NA                 | D21      | sdrc_d28  | 0        | Ю        | L                          | Z                               | 0                      | vdds      | Yes      | 4 (3)                            | PU100/<br>PD100              | LVCMOS       |
| NA                 | E20      | sdrc_d29  | 0        | Ю        | L                          | Z                               | 0                      | vdds      | Yes      | 4 <sup>(3)</sup>                 | PU100/<br>PD100              | LVCMOS       |
| NA                 | E21      | sdrc_d30  | 0        | Ю        | L                          | Z                               | 0                      | vdds      | Yes      | 4 <sup>(3)</sup>                 | PU100/<br>PD100              | LVCMOS       |
| NA                 | G21      | sdrc_d31  | 0        | Ю        | L                          | Z                               | 0                      | vdds      | Yes      | 4 <sup>(3)</sup>                 | PU100/<br>PD100              | LVCMOS       |
| NA                 | H1       | sdrc_dm0  | 0        | 0        | 0                          | 0                               | 0                      | vdds      | No       | 4 <sup>(3)</sup>                 | NA                           | LVCMOS       |
| NA                 | A14      | sdrc_dm1  | 0        | 0        | 0                          | 0                               | 0                      | vdds      | No       | 4 <sup>(3)</sup>                 | NA                           | LVCMOS       |
| NA                 | A4       | sdrc_dm2  | 0        | 0        | 0                          | 0                               | 0                      | vdds      | No       | 4 (3)                            | NA                           | LVCMOS       |
| NA                 | A18      | sdrc_dm3  | 0        | 0        | 0                          | 0                               | 0                      | vdds      | No       | 4 <sup>(3)</sup>                 | NA                           | LVCMOS       |
| NA                 | C2       | sdrc_dqs0 | 0        | Ю        | L                          | Z                               | 0                      | vdds      | Yes      | 4 <sup>(3)</sup>                 | PU100/<br>PD100              | LVCMOS       |
| NA                 | B15      | sdrc_dqs1 | 0        | Ю        | L                          | Z                               | 0                      | vdds      | Yes      | 4 <sup>(3)</sup>                 | PU100/<br>PD100              | LVCMOS       |
| NA                 | B8       | sdrc_dqs2 | 0        | Ю        | L                          | Z                               | 0                      | vdds      | Yes      | 4 (3)                            | PU100/<br>PD100              | LVCMOS       |
| NA                 | A19      | sdrc_dqs3 | 0        | Ю        | L                          | Z                               | 0                      | vdds      | Yes      | 4 <sup>(3)</sup>                 | PU100/<br>PD100              | LVCMOS       |

<sup>(3)</sup> The drive strength is programmable vs the capacity load: load range = [2 pF to 6 pF] per default or [6 pF to 12 pF] according to the selected mode.



| Mat   Mat   Mat   Mat   More                      |     |               |          |          |       | (          |                        | (         |          |                  |       |              |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|-----|---------------|----------|----------|-------|------------|------------------------|-----------|----------|------------------|-------|--------------|
| NA                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | BALL<br>BOTTOM [1] |     |               | MODE [4] | TYPE [5] | RESET | RESET REL. | RESET REL.<br>MODE [8] | POWER [9] | HYS [10] | STRENG TH        | /DOWN | IO CELL [13] |
| NA                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | NA                 | U20 | sdrc_ncas     | 0        | 0        | 1     | 1          | 0                      | vdds      | No       | 4 <sup>(3)</sup> | NA    | LVCMOS       |
| NA                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | NA                 | B13 | sdrc_nclk     | 0        | 0        | 1     | 1          | 0                      | vdds      | No       | 4 <sup>(3)</sup> | NA    | LVCMOS       |
| NA                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | NA                 | T21 | sdrc_ncs0     | 0        | 0        | 1     | 1          | 0                      | vdds      | No       | 4 <sup>(3)</sup> | NA    | LVCMOS       |
| NA                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | NA                 | T20 | sdrc_ncs1     | 0        | 0        | 1     | 1          | 0                      | vdds      | No       | 4(3)             | NA    | LVCMOS       |
| AE21                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | NA                 | V21 | sdrc_nras     | 0        | 0        | 1     | 1          | 0                      | vdds      | No       | 4 (3)            | NA    | LVCMOS       |
| Lant cts                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | NA                 | Y18 | sdrc_nwe      | 0        | 0        | 1     | 1          | 0                      | vdds      | No       | 4(3)             | NA    | LVCMOS       |
| Part                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | AE21               | NA  | dss_data0     | 0        | Ю        | L     | L          | 7                      | vdds      | No       | 4                |       | LVCMOS       |
| AE22                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                    |     | uart1_cts     | 2        | I        |       |            |                        |           |          |                  |       |              |
| AE22                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                    |     | gpio_70       | 4        | Ю        |       |            |                        |           |          |                  |       |              |
| Martins   2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                    |     | safe_mode     | 7        | -        |       |            |                        |           |          |                  |       |              |
| AE23                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | AE22               | NA  | dss_data1     | 0        | Ю        | L     | L          | 7                      | vdds      | No       | 4                |       | LVCMOS       |
| Selfe_mode                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                    |     | uart1_rts     | 2        | 0        |       |            |                        |           |          |                  |       |              |
| AE23                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                    |     | gpio_71       | 4        | Ю        |       |            |                        |           |          |                  |       |              |
| Policy                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                    |     | safe_mode     | 7        | -        |       |            |                        |           |          |                  |       |              |
| AE24                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | AE23               | NA  | dss_data2     | 0        | Ю        | L     | L          | 7                      | vdds      | No       | 4                |       | LVCMOS       |
| AE24                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                    |     | gpio_72       | 4        | Ю        |       |            |                        |           |          |                  |       |              |
| AD23                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                    |     | safe_mode     | 7        | -        |       |            |                        |           |          |                  |       |              |
| Sale_mode   7                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | AE24               | NA  | dss_data3     | 0        | Ю        | L     | L          | 7                      | vdds      | No       | 4                |       | LVCMOS       |
| AD23                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                    |     | gpio_73       | 4        | Ю        |       |            |                        |           |          |                  |       |              |
| Name                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                    |     | safe_mode     | 7        | -        |       |            |                        |           |          |                  |       |              |
| September   September   September   September   September   September   September   September   September   September   September   September   September   September   September   September   September   September   September   September   September   September   September   September   September   September   September   September   September   September   September   September   September   September   September   September   September   September   September   September   September   September   September   September   September   September   September   September   September   September   September   September   September   September   September   September   September   September   September   September   September   September   September   September   September   September   September   September   September   September   September   September   September   September   September   September   September   September   September   September   September   September   September   September   September   September   September   September   September   September   September   September   September   September   September   September   September   September   September   September   September   September   September   September   September   September   September   September   September   September   September   September   September   September   September   September   September   September   September   September   September   September   September   September   September   September   September   September   September   September   September   September   September   September   September   September   September   September   September   September   September   September   September   September   September   September   September   September   September   September   September   September   September   September   September   September   September   September   September   September   September   September   September   September   September   September   September   September   September   September   Sept | AD23               | NA  | dss_data4     | 0        | Ю        | L     | L          | 7                      | vdds      | No       | 4                |       | LVCMOS       |
| Safe_mode                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                    |     | uart3_rx_irrx | 2        | I        |       |            |                        |           |          |                  |       |              |
| AD24                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                    |     | gpio_74       | 4        | Ю        |       |            |                        |           |          |                  |       |              |
| PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD10 |                    |     | safe_mode     | 7        | -        |       |            |                        |           |          |                  |       |              |
| Page   Page   Page   Page   Page   Page   Page   Page   Page   Page   Page   Page   Page   Page   Page   Page   Page   Page   Page   Page   Page   Page   Page   Page   Page   Page   Page   Page   Page   Page   Page   Page   Page   Page   Page   Page   Page   Page   Page   Page   Page   Page   Page   Page   Page   Page   Page   Page   Page   Page   Page   Page   Page   Page   Page   Page   Page   Page   Page   Page   Page   Page   Page   Page   Page   Page   Page   Page   Page   Page   Page   Page   Page   Page   Page   Page   Page   Page   Page   Page   Page   Page   Page   Page   Page   Page   Page   Page   Page   Page   Page   Page   Page   Page   Page   Page   Page   Page   Page   Page   Page   Page   Page   Page   Page   Page   Page   Page   Page   Page   Page   Page   Page   Page   Page   Page   Page   Page   Page   Page   Page   Page   Page   Page   Page   Page   Page   Page   Page   Page   Page   Page   Page   Page   Page   Page   Page   Page   Page   Page   Page   Page   Page   Page   Page   Page   Page   Page   Page   Page   Page   Page   Page   Page   Page   Page   Page   Page   Page   Page   Page   Page   Page   Page   Page   Page   Page   Page   Page   Page   Page   Page   Page   Page   Page   Page   Page   Page   Page   Page   Page   Page   Page   Page   Page   Page   Page   Page   Page   Page   Page   Page   Page   Page   Page   Page   Page   Page   Page   Page   Page   Page   Page   Page   Page   Page   Page   Page   Page   Page   Page   Page   Page   Page   Page   Page   Page   Page   Page   Page   Page   Page   Page   Page   Page   Page   Page   Page   Page   Page   Page   Page   Page   Page   Page   Page   Page   Page   Page   Page   Page   Page   Page   Page   Page   Page   Page   Page   Page   Page   Page   Page   Page   Page   Page   Page   Page   Page   Page   Page   Page   Page   Page   Page   Page   Page   Page   Page   Page   Page   Page   Page   Page   Page   Page   Page   Page   Page   Page   Page   Page   Page   Page   Page   Page   Page   Page   Page   Page   Page   Page   Page    | AD24               | NA  | dss_data5     | 0        | Ю        | L     | L          | 7                      | vdds      | No       | 4                |       | LVCMOS       |
| Safe_mode   7                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                    |     | uart3_tx_irtx | 2        | 0        |       |            |                        |           |          |                  |       |              |
| AC26                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                    |     | gpio_75       | 4        | Ю        |       |            |                        |           |          |                  |       |              |
| PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD10 |                    |     | safe_mode     | 7        | -        |       |            |                        |           |          |                  |       |              |
| Safe_mode   7                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | AC26               | NA  | dss_data10    | 0        | Ю        | L     | L          | 7                      | vdds      | NA       | 4                |       | LVCMOS       |
| AD26 NA dss_data11 0 IO L L T 7 vdds NA 4 PU100/ PD100 LVCMOS  gpio_81 4 IO gpio_81 7 -  AA25 NA dss_data12 0 IO L L T 7 vdds NA 4 PU100/ PD100 LVCMOS  gpio_82 4 IO gpio_82 4 IO gpio_83 4 IO gaie_mode 7 -  AA26 NA dss_data14 0 IO gaie_mode 7 -  AA26 NA dss_data14 0 IO gpio_84 4 IO gaie_mode 7 -  AA26 NA dss_data15 0 IO L L T 7 vdds NA 4 PU100/ PD100  gpio_84 4 IO gaie_mode 7 -  AB26 NA dss_data15 0 IO L L T 7 vdds NA 4 PU100/ PD100  Ggio_85 4 IO gaie_mode 7 -  FSS NA dss_data20 0 O H H H 7 vdds Yes 4 PU100/ LVCMOS                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                    |     | gpio_80       | 4        | Ю        |       |            |                        |           |          |                  |       |              |
| PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD10 |                    |     | safe_mode     | 7        | -        |       |            |                        |           |          |                  |       |              |
| Safe_mode   7                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | AD26               | NA  | dss_data11    | 0        | Ю        | L     | L          | 7                      | vdds      | NA       | 4                |       | LVCMOS       |
| AA25 NA dss_data12 0 10 L L 7 vdds NA 4 PU100/PD100 LVCMOS  gpio_82 4 10 safe_mode 7 -  Y25 NA dss_data13 0 10 L L T 7 vdds NA 4 PU100/PD100  gpio_83 4 10 safe_mode 7 -  AA26 NA dss_data14 0 10 gpio_84 4 10 safe_mode 7 -  AB26 NA dss_data15 0 10 L L T 7 vdds NA 4 PU100/PD100  AB26 NA dss_data15 0 10 L T 7 vdds NA 4 PU100/PD100  EVCMOS  AB26 NA dss_data20 0 0 0 H H H 7 vdds Yes 4 PU100/ LVCMOS                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                    |     | gpio_81       | 4        | Ю        |       |            |                        |           |          |                  |       |              |
| PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD10 |                    |     | safe_mode     | 7        | -        |       |            |                        |           |          |                  |       |              |
| Safe_mode   7                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | AA25               | NA  | dss_data12    | 0        | Ю        | L     | L          | 7                      | vdds      | NA       | 4                |       | LVCMOS       |
| Y25         NA         dss_data13         0         IO         L         L         7         vdds         NA         4         PU100/PD100         LVCMOS           gpio_83         4         IO         IO         L         L         7         vdds         NA         4         PU100/PD100         LVCMOS           AA26         NA         dss_data14         0         IO         L         L         7         vdds         NA         4         PU100/PD100         LVCMOS           AB26         NA         dss_data15         0         IO         L         L         7         vdds         NA         4         PU100/PD100         LVCMOS           F25         NA         dss_data20         0         O         H         H         7         vdds         Yes         4         PU100/PD100         LVCMOS                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                    |     | gpio_82       | 4        | Ю        |       |            |                        |           |          |                  |       |              |
| PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD1000   PD100   PD1000   PD1000   PD100   PD100   PD1000   PD1000   PD1000   PD1000   PD1000   PD10 |                    |     | safe_mode     | 7        | -        |       |            |                        |           |          |                  |       |              |
| AA26                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | Y25                | NA  | dss_data13    | 0        | Ю        | L     | L          | 7                      | vdds      | NA       | 4                |       | LVCMOS       |
| AA26 NA dss_data14 0 IO L L 7 vdds NA 4 PU100/ PD100 LVCMOS  gpio_84 4 IO safe_mode 7 -  AB26 NA dss_data15 0 IO L L 7 vdds NA 4 PU100/ PD100 LVCMOS  gpio_85 4 IO safe_mode 7 -  F25 NA dss_data20 0 O H H 7 7 vdds Yes 4 PU100/ LVCMOS                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                    |     | gpio_83       |          |          |       |            |                        |           |          |                  |       |              |
| PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD1000   P |                    |     |               |          |          |       |            |                        |           |          |                  |       |              |
| Safe_mode   7   -                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | AA26               | NA  | dss_data14    | 0        | Ю        | L     | L          | 7                      | vdds      | NA       | 4                |       | LVCMOS       |
| AB26 NA dss_data15 0 IO L L 7 vdds NA 4 PU100/ PD100 LVCMOS  gpio_85                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                    |     |               |          |          |       |            |                        |           |          |                  |       |              |
| PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD100   PD10 |                    |     |               |          |          |       |            |                        |           |          |                  |       |              |
| safe_mode         7         -           F25         NA         dss_data20         0         O         H         H         7         vdds         Yes         4         PU100/         LVCMOS                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | AB26               | NA  |               |          |          | L     | L          | 7                      | vdds      | NA       | 4                |       | LVCMOS       |
| F25 NA dss_data20 0 O H H 7 vdds Yes 4 PU100/ LVCMOS                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | į                  |     |               |          |          |       |            |                        |           |          |                  |       |              |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                    |     |               |          |          |       |            |                        |           |          |                  |       |              |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | F25                | NA  | dss_data20    | 0        | 0        | Н     | Н          | 7                      | vdds      | Yes      | 4                |       | LVCMOS       |



| BALL<br>BOTTOM [1] | BALL TOP<br>[2] | PIN NAME [3]     | MODE [4] | TYPE [5] | BALL<br>RESET<br>STATE [6] | BALL<br>RESET REL.<br>STATE [7] | RESET REL.<br>MODE [8] | POWER [9] | HYS [10] | BUFFER<br>STRENG TH<br>(mA) [11] | PULLUP<br>/DOWN<br>TYPE [12] | IO CELL [13] |
|--------------------|-----------------|------------------|----------|----------|----------------------------|---------------------------------|------------------------|-----------|----------|----------------------------------|------------------------------|--------------|
|                    |                 | mcspi3_somi      | 2        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                    | l               | dss_data2        | 3        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                    | l               | gpio_90          | 4        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | safe_mode        | 7        | -        |                            |                                 |                        |           |          |                                  |                              |              |
| AC25               | NA              | dss_data22       | 0        | 0        | L                          | L                               | 7                      | vdds      | NA       | 4                                | PU100/<br>PD100              | LVCMOS       |
|                    |                 | mcspi3_cs1       | 2        | 0        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | dss_data4        | 3        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | gpio_92          | 4        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | safe_mode        | 7        | -        |                            |                                 |                        |           |          |                                  |                              |              |
| AB25               | NA              | dss_data23       | 0        | 0        | L                          | L                               | 7                      | vdds      | NA       | 4                                | PU100/<br>PD100              | LVCMOS       |
|                    |                 | dss_data5        | 3        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | gpio_93          | 4        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | safe_mode        | 7        | -        |                            |                                 |                        |           |          |                                  |                              |              |
| G25                | NA              | dss_pclk         | 0        | 0        | Н                          | Н                               | 7                      | vdds      | Yes      | 4                                | PU100/<br>PD100              | LVCMOS       |
|                    |                 | gpio_66          | 4        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | hw_dbg12         | 5        | 0        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | safe_mode        | 7        | -        |                            |                                 |                        |           |          |                                  |                              |              |
| J2                 | NA              | gpmc_a1          | 0        | 0        | L                          | L                               | 7                      | vdds      | Yes      | 4 (4)                            | PU100/<br>PD100              | LVCMOS       |
|                    | l               | gpio_34          | 4        | Ю        | 1                          |                                 |                        |           |          |                                  |                              |              |
|                    |                 | safe_mode        | 7        | -        |                            |                                 |                        |           |          |                                  | ·                            |              |
| H1                 | NA              | gpmc_a2          | 0        | 0        | L                          | L                               | 7                      | vdds      | Yes      | 4 <sup>(4)</sup>                 | PU100/<br>PD100              | LVCMOS       |
|                    |                 | gpio_35          | 4        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | safe_mode        | 7        | -        |                            |                                 |                        |           |          |                                  |                              |              |
| H2                 | NA              | gpmc_a3          | 0        | 0        | L                          | L                               | 7                      | vdds      | Yes      | 4 <sup>(4)</sup>                 | PU100/<br>PD100              | LVCMOS       |
|                    |                 | gpio_36          | 4        | Ю        | 1                          |                                 |                        |           |          |                                  |                              |              |
|                    |                 | safe_mode        | 7        | -        |                            |                                 |                        |           |          |                                  |                              |              |
| G2                 | NA              | gpmc_a4          | 0        | 0        | L<br>-                     | L                               | 7                      | vdds      | Yes      | 4 (4)                            | PU100/<br>PD100              | LVCMOS       |
|                    |                 | gpio_37          | 4        | Ю        | -                          |                                 |                        |           |          |                                  |                              |              |
|                    |                 | safe_mode        | 7        | -        |                            |                                 |                        |           |          | 740                              |                              |              |
| F1                 | NA              | gpmc_a5          | 0        | 0        | L<br>-                     | L                               | 7                      | vdds      | Yes      | 4 <sup>(4)</sup>                 | PU100/<br>PD100              | LVCMOS       |
|                    |                 | gpio_38          | 4        | Ю        | 1                          |                                 |                        |           |          |                                  |                              |              |
|                    | •••             | safe_mode        | 7        | -        |                            |                                 | -                      |           |          | . (4)                            |                              | 11/200       |
| F2                 | NA              | gpmc_a6          | 0        | 0        | Н -                        | Н                               | 7                      | vdds      | Yes      | 4 (4)                            | PU100/<br>PD100              | LVCMOS       |
|                    | l               | gpio_39          | 4        | Ю        | -                          |                                 |                        |           |          |                                  |                              |              |
|                    |                 | safe_mode        | 7        | -        |                            |                                 | _                      |           |          | . (4)                            |                              | 11/6:17      |
| E1                 | NA              | gpmc_a7          | 0        | 0        | Н                          | Н                               | 7                      | vdds      | Yes      | 4 <sup>(4)</sup>                 | PU100/<br>PD100              | LVCMOS       |
|                    |                 | gpio_40          | 4        | Ю        | -                          |                                 |                        |           |          |                                  |                              |              |
| _                  |                 | safe_mode        | 7        | -        | -                          |                                 |                        |           |          | .,                               |                              |              |
| E2                 | NA              | gpmc_a8          | 0        | 0        | Н                          | Н                               | 7                      | vdds      | Yes      | 4 <sup>(4)</sup>                 | PU100/<br>PD100              | LVCMOS       |
|                    |                 | gpio_41          | 4        | Ю        | -                          |                                 |                        |           |          |                                  |                              |              |
|                    |                 | safe_mode        | 7        | -        |                            |                                 |                        |           |          | 7.0                              |                              |              |
| D1                 | NA              | gpmc_a9          | 0        | 0        | Н -                        | Н                               | 7                      | vdds      | Yes      | 4 <sup>(4)</sup>                 | PU100/<br>PD100              | LVCMOS       |
|                    |                 | sys_ndmareq<br>2 |          | l<br>    | -                          |                                 |                        |           |          |                                  |                              |              |
|                    |                 | gpio_42          | 4        | Ю        | -                          |                                 |                        |           |          |                                  |                              |              |
|                    |                 | safe_mode        | 7        | -        |                            |                                 |                        |           |          |                                  | 1                            |              |

<sup>(4)</sup> The drive strength is programmable vs the capacity load: load range = [2 pF to 6 pF] per default or [6 pF to 12 pF] according to the selected mode.



| BALL<br>BOTTOM [1] | BALL TOP<br>[2] | PIN NAME<br>[3]   | MODE [4] | TYPE [5] | BALL<br>RESET<br>STATE [6] | BALL<br>RESET REL.<br>STATE [7] | RESET REL.<br>MODE [8] | POWER [9] | HYS [10] | BUFFER<br>STRENG TH<br>(mA) [11] | PULLUP<br>/DOWN<br>TYPE [12] | IO CELL [13] |
|--------------------|-----------------|-------------------|----------|----------|----------------------------|---------------------------------|------------------------|-----------|----------|----------------------------------|------------------------------|--------------|
| D2                 | NA              | gpmc_a10          | 0        | 0        | Н                          | Н                               | 7                      | vdds      | Yes      | 4 <sup>(4)</sup>                 | PU100/<br>PD100              | LVCMOS       |
|                    |                 | sys_ndmareq<br>3  | 1        | I        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | gpio_43           | 4        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | safe_mode         | 7        | -        |                            |                                 |                        |           |          |                                  |                              |              |
| N1                 | L1              | gpmc_clk          | 0        | 0        | L                          | 0                               | 0                      | vdds      | Yes      | 4 <sup>(4)</sup>                 | PU100/<br>PD100              | LVCMOS       |
|                    |                 | gpio_59           | 4        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | safe_mode         | 7        | -        |                            |                                 |                        |           |          |                                  |                              |              |
| AA2                | U2              | gpmc_d0           | 0        | Ю        | Н                          | Н                               | 0                      | vdds      | Yes      | 4 <sup>(4)</sup>                 | PU100/<br>PD100              | LVCMOS       |
| AA1                | U1              | gpmc_d1           | 0        | Ю        | Н                          | Н                               | 0                      | vdds      | Yes      | 4 <sup>(4)</sup>                 | PU100/<br>PD100              | LVCMOS       |
| AC2                | V2              | gpmc_d2           | 0        | Ю        | Н                          | Н                               | 0                      | vdds      | Yes      | 4 <sup>(4)</sup>                 | PU100/<br>PD100              | LVCMOS       |
| AC1                | V1              | gpmc_d3           | 0        | Ю        | Н                          | Н                               | 0                      | vdds      | Yes      | 4 <sup>(4)</sup>                 | PU100/<br>PD100              | LVCMOS       |
| AE5                | AA3             | gpmc_d4           | 0        | Ю        | Н                          | Н                               | 0                      | vdds      | Yes      | 4 <sup>(4)</sup>                 | PU100/<br>PD100              | LVCMOS       |
| AD6                | AA4             | gpmc_d5           | 0        | Ю        | Н                          | Н                               | 0                      | vdds      | Yes      | 4 <sup>(5)</sup>                 | PU100/<br>PD100              | LVCMOS       |
| AD5                | Y3              | gpmc_d6           | 0        | Ю        | Н                          | Н                               | 0                      | vdds      | Yes      | 4 <sup>(5)</sup>                 | PU100/<br>PD100              | LVCMOS       |
| AC5                | Y4              | gpmc_d7           | 0        | Ю        | Н                          | Н                               | 0                      | vdds      | Yes      | 4 <sup>(5)</sup>                 | PU100/<br>PD100              | LVCMOS       |
| V1                 | R1              | gpmc_d8           | 0        | Ю        | Н                          | Н                               | 0                      | vdds      | Yes      | 4 (5)                            | PU100/<br>PD100              | LVCMOS       |
|                    | gpio_44         | 4                 | Ю        |          |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | safe_mode         | 7        | -        |                            |                                 |                        |           |          |                                  |                              |              |
| Y1                 | T1              | gpmc_d9           | 0        | Ю        | Н                          | Н                               | 0                      | vdds      | Yes      | 4 <sup>(5)</sup>                 | PU100/<br>PD100              | LVCMOS       |
|                    |                 | gpio_45           | 4        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | safe_mode         | 7        | -        |                            |                                 |                        |           |          |                                  |                              |              |
| T1                 | N1              | gpmc_d10          | 0        | Ю        | Н                          | Н                               | 0                      | vdds      | Yes      | 4 <sup>(5)</sup>                 | PU100/<br>PD100              | LVCMOS       |
|                    |                 | gpio_46           | 4        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | safe_mode         | 7        | -        |                            |                                 |                        |           |          |                                  |                              |              |
| U2                 | P2              | gpmc_d11          | 0        | Ю        | Н                          | Н                               | 0                      | vdds      | Yes      | 4 <sup>(5)</sup>                 | PU100/<br>PD100              | LVCMOS       |
|                    |                 | gpio_47           | 4        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | safe_mode         | 7        | -        |                            |                                 |                        |           |          |                                  |                              |              |
| U1                 | P1              | gpmc_d12          | 0        | Ю        | Н                          | Н                               | 0                      | vdds      | Yes      | 4 <sup>(5)</sup>                 | PU100/<br>PD100              | LVCMOS       |
|                    |                 | gpio_48           | 4        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | safe_mode         | 7        | -        |                            |                                 |                        |           |          |                                  |                              |              |
| P1                 | M1              | gpmc_d13          | 0        | Ю        | Н                          | Н                               | 0                      | vdds      | Yes      | 4 <sup>(5)</sup>                 | PU100/<br>PD100              | LVCMOS       |
|                    |                 | gpio_49           | 4        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | safe_mode         | 7        | -        |                            |                                 |                        |           |          |                                  |                              |              |
| L2                 | J2              | gpmc_d14          | 0        | Ю        | Н                          | Н                               | 0                      | vdds      | Yes      | 4 (5)                            | PU100/<br>PD100              | LVCMOS       |
|                    |                 | gpio_50           | 4        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | safe_mode         | 7        | -        |                            |                                 |                        |           |          |                                  |                              |              |
| M2                 | K2              | gpmc_d15          | 0        | Ю        | Н                          | Н                               | 0                      | vdds      | Yes      | 4 <sup>(5)</sup>                 | PU100/<br>PD100              | LVCMOS       |
|                    |                 | gpio_51           | 4        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | safe_mode         | 7        | -        |                            |                                 |                        |           |          |                                  |                              |              |
| AD10               | AA9             | gpmc_nadv_<br>ale | 0        | 0        | 0                          | 0                               | 0                      | vdds      | No       | 4 (5)                            | NA                           | LVCMOS       |

<sup>(5)</sup> The drive strength is programmable vs the capacity load: load range = [2 pF to 6 pF] per default or [6 pF to 12 pF] according to the selected mode.



| BALL<br>BOTTOM [1] | BALL TOP<br>[2] | PIN NAME<br>[3]   | MODE [4] | TYPE [5] | BALL<br>RESET<br>STATE [6] | BALL<br>RESET REL.<br>STATE [7] | RESET REL.<br>MODE [8] | POWER [9] | HYS [10] | BUFFER<br>STRENG TH<br>(mA) [11] | PULLUP<br>/DOWN<br>TYPE [12] | IO CELL [13] |
|--------------------|-----------------|-------------------|----------|----------|----------------------------|---------------------------------|------------------------|-----------|----------|----------------------------------|------------------------------|--------------|
| K2                 | NA              | gpmc_nbe0_<br>cle | 0        | 0        | L                          | 0                               | 0                      | vdds      | Yes      | 4 <sup>(5)</sup>                 | PU100/<br>PD100              | LVCMOS       |
|                    |                 | gpio_60           | 4        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | safe_mode         | 7        | -        |                            |                                 |                        |           |          |                                  |                              |              |
| J1                 | NA              | gpmc_nbe1         | 0        | 0        | L                          | L                               | 7                      | vdds      | Yes      | 4 (5)                            | PU100/<br>PD100              | LVCMOS       |
|                    |                 | gpio_61           | 4        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | safe_mode         | 7        | -        |                            |                                 |                        |           |          |                                  |                              |              |
| AD8                | AA8             | gpmc_ncs0         | 0        | 0        | 1                          | 1                               | 0                      | vdds      | No       | 4 <sup>(5)</sup>                 | NA                           | LVCMOS       |
| AD1                | W1              | gpmc_ncs1         | 0        | 0        | Н                          | 1                               | 0                      | vdds      | Yes      | 4 (5)                            | PU100/<br>PD100              | LVCMOS       |
|                    |                 | gpio_52           | 4        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | safe_mode         | 7        | -        |                            |                                 |                        |           |          |                                  |                              |              |
| А3                 | NA              | gpmc_ncs2         | 0        | 0        | Н                          | Н                               | 7                      | vdds      | Yes      | 4 (5)                            | PU100/<br>PD100              | LVCMOS       |
|                    |                 | gpio_53           | 4        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | safe_mode         | 7        | -        |                            |                                 |                        |           |          |                                  |                              |              |
| В6                 | NA              | gpmc_ncs3         | 0        | 0        | Н                          | Н                               | 7                      | vdds      | Yes      | 4 <sup>(5)</sup>                 | PU100/<br>PD100              | LVCMOS       |
|                    |                 | sys_ndmareq<br>0  | 1        | I        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | gpio_54           | 4        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | safe_mode         | 7        | -        |                            |                                 |                        |           |          |                                  |                              |              |
| B4                 | NA              | gpmc_ncs4         | 0        | 0        | Н                          | Н                               | 7                      | vdds      | Yes      | 4 (6)                            | PU100/<br>PD100              | LVCMOS       |
|                    |                 | sys_ndmareq<br>1  | 1        | I        |                            |                                 |                        |           |          |                                  |                              |              |
|                    | mcbsp4_clk      | mcbsp4_clkx       | 2        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | gpt9_pwm_e<br>vt  | 3        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | gpio_55           | 4        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | safe_mode         | 7        | -        |                            |                                 |                        |           |          |                                  |                              |              |
| C4                 | NA              | gpmc_ncs5         | 0        | 0        | Н                          | Н                               | 7                      | vdds      | Yes      | 4 <sup>(6)</sup>                 | PU100/<br>PD100              | LVCMOS       |
|                    |                 | sys_ndmareq<br>2  | 1        | I        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | mcbsp4_dr         | 2        | 1        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | gpt10_pwm_<br>evt | 3        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | gpio_56           | 4        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | safe_mode         | 7        | -        |                            |                                 |                        |           |          |                                  |                              |              |
| B5                 | NA              | gpmc_ncs6         | 0        | 0        | Н                          | Н                               | 7                      | vdds      | Yes      | 4 <sup>(6)</sup>                 | PU100/<br>PD100              | LVCMOS       |
|                    |                 | sys_ndmareq<br>3  | 1        | I        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | mcbsp4_dx         | 2        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | gpt11_pwm_<br>evt | 3        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | gpio_57           | 4        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | safe_mode         | 7        | -        |                            |                                 |                        |           |          |                                  |                              |              |
| C5                 | NA              | gpmc_ncs7         | 0        | 0        | Н                          | Н                               | 7                      | vdds      | Yes      | 4 <sup>(6)</sup>                 | PU100/<br>PD100              | LVCMOS       |
|                    |                 | gpmc_io_dir       | 1        | 0        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | mcbsp4_fsx        | 2        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | gpt8_pwm_e<br>vt  | 3        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | gpio_58           | 4        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | safe_mode         | 7        | -        |                            |                                 |                        |           |          |                                  |                              |              |
| N2                 | L2              | gpmc_noe          | 0        | 0        | 1                          | 1                               | 0                      | vdds      | No       | 4 <sup>(6)</sup>                 | NA                           | LVCMOS       |

<sup>(6)</sup> The drive strength is programmable vs the capacity load: load range = [2 pF to 6 pF] per default or [6 pF to 12 pF] according to the selected mode.



| BALL<br>BOTTOM [1] | BALL TOP<br>[2] | PIN NAME<br>[3]    | MODE [4] | TYPE [5] | BALL<br>RESET<br>STATE [6] | BALL<br>RESET REL.<br>STATE [7] | RESET REL.<br>MODE [8] | POWER [9] | HYS [10] | BUFFER<br>STRENG TH<br>(mA) [11] | PULLUP<br>/DOWN<br>TYPE [12] | IO CELL [13] |
|--------------------|-----------------|--------------------|----------|----------|----------------------------|---------------------------------|------------------------|-----------|----------|----------------------------------|------------------------------|--------------|
| M1                 | K1              | gpmc_nwe           | 0        | 0        | 1                          | 1                               | 0                      | vdds      | No       | 4 <sup>(6)</sup>                 | NA                           | LVCMOS       |
| AC6                | Y5              | gpmc_nwp           | 0        | 0        | L                          | 0                               | 0                      | vdds      | Yes      | 4 (6)                            | PU100/<br>PD100              | LVCMOS       |
|                    |                 | gpio_62            | 4        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | safe_mode          | 7        | -        |                            |                                 |                        |           |          |                                  |                              |              |
| AC11               | Y10             | gpmc_wait0         | 0        | I        | Н                          | Н                               | 0                      | vdds      | Yes      | 4 <sup>(6)</sup>                 | PU100/<br>PD100              | LVCMOS       |
| AC8                | Y8              | gpmc_wait1         | 0        | I        | Н                          | Н                               | 7                      | vdds      | Yes      | 4 <sup>(6)</sup>                 | PU100/<br>PD100              | LVCMOS       |
|                    |                 | gpio_63            | 4        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | safe_mode          | 7        | -        |                            |                                 |                        |           |          |                                  |                              |              |
| В3                 | NA              | gpmc_wait2         | 0        | I        | Н                          | Н                               | 7                      | vdds      | Yes      | 4 <sup>(6)</sup>                 | PU100/<br>PD100              | LVCMOS       |
|                    |                 | gpio_64            | 4        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | safe_mode          | 7        | -        |                            |                                 |                        |           |          |                                  |                              |              |
| C6                 | NA              | gpmc_wait3         | 0        | I        | Н                          | Н                               | 7                      | vdds      | Yes      | 4 <sup>(6)</sup>                 | PU100/<br>PD100              | LVCMOS       |
|                    |                 | sys_ndmareq<br>1   | 1        | I        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | gpio_65            | 4        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | safe_mode          | 7        | -        |                            |                                 |                        |           |          |                                  |                              |              |
| W19                | NA              | hsusb0_clk         | 0        | I        | L                          | L                               | 7                      | vdds      | Yes      | 4 <sup>(7)</sup>                 | PU100/<br>PD100              | LVCMOS       |
|                    |                 | gpio_120           | 4        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | safe_mode          | 7        | -        |                            |                                 |                        |           |          |                                  |                              |              |
| V20                | NA              | hsusb0_data<br>0   | 0        | Ю        | L                          | L                               | 7                      | vdds      | Yes      | 4 (7)                            | PU100/<br>PD100              | LVCMOS       |
|                    |                 | uart3_tx_irtx      | 2        | 0        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | gpio_125           | 4        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | safe_mode          | 7        | -        |                            |                                 |                        |           |          |                                  |                              |              |
| Y20                | NA              | hsusb0_data<br>1   | 0        | Ю        | L                          | L                               | 7                      | vdds      | Yes      | 4 (7)                            | PU100/<br>PD100              | LVCMOS       |
|                    |                 | uart3_rx_irrx      | 2        | - 1      |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | gpio_130           | 4        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | safe_mode          | 7        | -        |                            |                                 |                        |           |          |                                  |                              |              |
| V18                | NA              | hsusb0_data<br>2   | 0        | Ю        | L                          | L                               | 7                      | vdds      | Yes      | 4 <sup>(7)</sup>                 | PU100/<br>PD100              | LVCMOS       |
|                    |                 | uart3_rts_sd       | 2        | 0        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | gpio_131           | 4        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | safe_mode          | 7        | -        |                            |                                 |                        |           |          |                                  |                              |              |
| W20                | NA              | hsusb0_data<br>3   | 0        | Ю        | L                          | L                               | 7                      | vdds      | Yes      | 4 <sup>(7)</sup>                 | PU100/<br>PD100              | LVCMOS       |
|                    |                 | uart3_cts_rct<br>x | 2        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | gpio_169           | 4        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | safe_mode          | 7        | -        |                            |                                 |                        |           |          |                                  |                              |              |
| W17                | NA              | hsusb0_data<br>4   | 0        | Ю        | L                          | L                               | 7                      | vdds      | Yes      | 4 <sup>(7)</sup>                 | PU100/<br>PD100              | LVCMOS       |
|                    |                 | gpio_188           | 4        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | safe_mode          | 7        | -        |                            |                                 |                        |           |          |                                  |                              |              |
| Y18                | NA              | hsusb0_data<br>5   | 0        | Ю        | L                          | L                               | 7                      | vdds      | Yes      | 4 (7)                            | PU100/<br>PD100              | LVCMOS       |
|                    |                 | gpio_189           | 4        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | safe_mode          | 7        | -        |                            |                                 |                        |           |          |                                  |                              |              |
| Y19                | NA              | hsusb0_data<br>6   | 0        | Ю        | L                          | L                               | 7                      | vdds      | Yes      | 4 <sup>(7)</sup>                 | PU100/<br>PD100              | LVCMOS       |
|                    |                 | gpio_190           | 4        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | safe_mode          | 7        | -        |                            |                                 |                        |           |          |                                  |                              |              |
| Y17                | NA              | hsusb0_data<br>7   | 0        | Ю        | L                          | L                               | 7                      | vdds      | Yes      | 4 <sup>(7)</sup>                 | PU100/<br>PD100              | LVCMOS       |

<sup>(7)</sup> The capacity load range is [2 pf to 6 pF].



| BALL<br>BOTTOM [1] | BALL TOP<br>[2] | PIN NAME<br>[3]        | MODE [4] | TYPE [5] | BALL<br>RESET<br>STATE [6] | BALL<br>RESET REL.<br>STATE [7] | RESET REL.<br>MODE [8] | POWER [9]     | HYS [10] | BUFFER<br>STRENG TH<br>(mA) [11]        | PULLUP<br>/DOWN<br>TYPE [12] | IO CELL [13] |
|--------------------|-----------------|------------------------|----------|----------|----------------------------|---------------------------------|------------------------|---------------|----------|-----------------------------------------|------------------------------|--------------|
|                    |                 | gpio_191               | 4        | Ю        |                            |                                 |                        |               |          | , ,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,, |                              |              |
|                    |                 | safe_mode              | 7        | -        |                            |                                 |                        |               |          |                                         |                              |              |
| V19                | NA              | hsusb0_dir             | 0        | I        | L                          | L                               | 7                      | vdds          | Yes      | 4 (7)                                   | PU100/<br>PD100              | LVCMOS       |
|                    |                 | gpio_122               | 4        | Ю        |                            |                                 |                        |               |          |                                         |                              |              |
|                    |                 | safe_mode              | 7        | -        |                            |                                 |                        |               |          |                                         |                              |              |
| W18                | NA              | hsusb0_nxt             | 0        | I        | L                          | L                               | 7                      | vdds          | Yes      | 4 <sup>(7)</sup>                        | PU100/<br>PD100              | LVCMOS       |
|                    |                 | gpio_124               | 4        | Ю        |                            |                                 |                        |               |          |                                         |                              |              |
|                    |                 | safe_mode              | 7        | -        |                            |                                 |                        |               |          |                                         |                              |              |
| U20                | NA              | hsusb0_stp             | 0        | 0        | Н                          | Н                               | 7                      | vdds          | Yes      | 4 <sup>(7)</sup>                        | PU100/<br>PD100              | LVCMOS       |
|                    |                 | gpio_121               | 4        | Ю        |                            |                                 |                        |               |          |                                         |                              |              |
|                    |                 | safe_mode              | 7        | -        |                            |                                 | _                      |               |          |                                         |                              |              |
| U15                | NA              | jtag_ntrst             | 0        | I        | L                          | L                               | 0                      | vdds          | Yes      | NA                                      | PU100/<br>PD100              | LVCMOS       |
| W13                | NA              | jtag_rtck              | 0        | 0        | L                          | 0                               | 0                      | vdds          | Yes      | 4                                       | PU100/<br>PD100              | LVCMOS       |
| V14                | NA              | jtag_tck               | 0        | ļ        | L                          | L                               | 0                      | vdds          | Yes      | NA                                      | PU100/<br>PD100              | LVCMOS       |
| U16                | NA              | jtag_tdi               | 0        | I        | Н                          | Н                               | 0                      | vdds          | Yes      | NA                                      | PU100/<br>PD100              | LVCMOS       |
| Y13                | NA              | jtag_tdo               | 0        | 0        | L                          | Z                               | 0                      | vdds          | Yes      | 4                                       | PU100/<br>PD100              | LVCMOS       |
| V15                | NA              | jtag_tms_tms<br>c      | 0        | Ю        | Н                          | Н                               | 0                      | vdds          | Yes      | 4                                       | PU100/<br>PD100              | LVCMOS       |
| N19                | NA              | mmc1_clk               | 0        | 0        | L                          | L                               | 7                      | vdds_mmc1     | Yes      | 8                                       | PU100/<br>PD100              | LVCMOS       |
|                    |                 | gpio_120               | 4        | Ю        |                            |                                 |                        |               |          |                                         |                              |              |
|                    |                 | safe_mode              | 7        | -        |                            |                                 |                        |               |          |                                         |                              |              |
| L18                | NA              | mmc1_cmd               | 0        | Ю        | L                          | L                               | 7                      | vdds_mmc1     | Yes      | 8                                       | PU100/<br>PD100              | LVCMOS       |
|                    |                 | gpio_121               | 4        | Ю        |                            |                                 |                        |               |          |                                         |                              |              |
|                    |                 | safe_mode              | 7        | -        |                            |                                 |                        |               |          |                                         |                              |              |
| M19                | NA              | mmc1_dat0              | 0        | Ю        | L                          | L                               | 7                      | vdds_mmc1     | Yes      | 8                                       | PU100/<br>PD100              | LVCMOS       |
|                    |                 | gpio_122               | 4        | Ю        | _                          |                                 |                        |               |          |                                         |                              |              |
|                    |                 | safe_mode              | 7        | -        |                            |                                 |                        |               |          |                                         |                              |              |
| M18                | NA              | mmc1_dat1              | 0        | Ю        | L                          | L                               | 7                      | vdds_mmc1     | Yes      | 8                                       | PU100/<br>PD100              | LVCMOS       |
|                    |                 | gpio_123               | 4        | Ю        |                            |                                 |                        |               |          |                                         |                              |              |
|                    |                 | safe_mode              | 7        | -        |                            |                                 |                        |               |          |                                         |                              |              |
| K18                | NA              | mmc1_dat2              | 0        | 10       | L                          | L                               | 7                      | vdds_mmc1     | Yes      | 8                                       | PU100/<br>PD100              | LVCMOS       |
|                    |                 | gpio_124               | 4        | IO<br>-  | 1                          |                                 |                        |               |          |                                         |                              |              |
| N20                | NA              | safe_mode<br>mmc1_dat3 | 7        | 10       | L                          | L                               | 7                      | vdds_mmc1     | Yes      | 8                                       | PU100/                       | LVCMOS       |
|                    |                 |                        |          |          |                            |                                 |                        |               |          |                                         | PD100                        |              |
|                    |                 | gpio_125               | 4        | Ю        | -                          |                                 |                        |               |          |                                         |                              |              |
| 1400               | NIA             | safe_mode              | 7        | -        |                            |                                 | -                      |               | NI-      | 0                                       | DL1/DD/8)                    | 11/01/00     |
| M20                | NA              | mmc1_dat4              | 0 4      | 10       | L                          | L                               | 7                      | vdds_mmc1a    | No       | 8                                       | PU/PD <sup>(8)</sup>         | LVCMOS       |
|                    |                 | gpio_126<br>safe_mode  | 7        | -        | -                          |                                 |                        |               |          |                                         |                              |              |
| P17                | NA              | mmc1_dat5              | 0        | 10       | L                          | L                               | 7                      | vdds_mmc1a    | No       | 8                                       | PU/PD <sup>(8)</sup>         | LVCMOS       |
| FII                | INA             | gpio_127               | 4        | 10       | -                          |                                 | ,                      | vuus_IIIIICIA | INU      | 0                                       | FU/FU**                      | LVCIVIOS     |
|                    |                 | safe_mode              | 7        | -        | =                          |                                 |                        |               |          |                                         |                              |              |
| P18                | NA              | mmc1_dat6              | 0        | Ю        | L                          | L                               | 7                      | vdds_mmc1a    | No       | 8                                       | PU/PD <sup>(8)</sup>         | LVCMOS       |
|                    |                 | gpio_128               | 4        | 10       | † -                        | _                               |                        |               |          | _                                       |                              |              |
|                    |                 | safe_mode              | 7        | -        | 1                          |                                 |                        |               |          |                                         |                              |              |
|                    |                 | 1                      | i .      | 1        | 1                          | 10                              |                        | 1             |          | 1                                       |                              | 1            |

<sup>(8)</sup> The PU nominal drive strength of this IO cell is equal to 25 mA @ 1.8 V and 41.6 mA @ 3.0 V. The PD nominal drive strength of this IO cell is equal to 1 mA @ 1.8 V and 1.66 mA @ 3.0 V.



| BALL<br>BOTTOM [1] | BALL TOP<br>[2] | PIN NAME<br>[3]      | MODE [4] | TYPE [5] | BALL<br>RESET<br>STATE [6] | BALL<br>RESET REL.<br>STATE [7] | RESET REL.<br>MODE [8] | POWER [9]  | HYS [10] | BUFFER<br>STRENG TH<br>(mA) [11] | PULLUP<br>/DOWN<br>TYPE [12] | IO CELL [13] |
|--------------------|-----------------|----------------------|----------|----------|----------------------------|---------------------------------|------------------------|------------|----------|----------------------------------|------------------------------|--------------|
| P19                | NA              | mmc1_dat7            | 0        | Ю        | L                          | L                               | 7                      | vdds_mmc1a | No       | 8                                | PU/PD <sup>(8)</sup>         | LVCMOS       |
|                    |                 | gpio_129             | 4        | Ю        |                            |                                 |                        |            |          |                                  |                              |              |
|                    |                 | safe_mode            | 7        | -        |                            |                                 |                        |            |          |                                  |                              |              |
| J25                | NA              | i2c1_scl             | 0        | IOD      | Н                          | Н                               | 0                      | vdds       | Yes      | 3                                | PU100/<br>PD100              | Open Drain   |
| J24                | NA              | i2c1_sda             | 0        | IOD      | Н                          | Н                               | 0                      | vdds       | Yes      | 3                                | PU100/<br>PD100              | Open Drain   |
| C2                 | NA              | i2c2_scl             | 0        | IOD      | Н                          | Н                               | 7                      | vdds       | Yes      | 3                                | PU100/<br>PD100              | Open Drain   |
|                    |                 | gpio_168             | 4        | Ю        |                            |                                 |                        |            |          | 4                                |                              |              |
|                    |                 | safe_mode            | 7        | -        |                            |                                 |                        |            |          | 4                                |                              |              |
| C1                 | NA              | i2c2_sda             | 0        | IOD      | Н                          | Н                               | 7                      | vdds       | Yes      | 3                                | PU100/<br>PD100              | Open Drain   |
|                    |                 | gpio_183             | 4        | Ю        |                            |                                 |                        |            |          | 4                                |                              |              |
|                    |                 | safe_mode            | 7        | -        |                            |                                 |                        |            |          | 4                                |                              |              |
| AB4                | NA              | i2c3_scl             | 0        | IOD      | Н                          | Н                               | 7                      | vdds       | Yes      | 3                                | PU100/<br>PD100              | Open Drain   |
|                    |                 | gpio_184             | 4        | Ю        |                            |                                 |                        |            |          | 4                                |                              |              |
|                    |                 | safe_mode            | 7        | -        |                            |                                 |                        |            |          | 4                                |                              |              |
| AC4                | NA              | i2c3_sda             | 0        | IOD      | Н                          | Н                               | 7                      | vdds       | Yes      | 3                                | PU100/<br>PD100              | Open Drain   |
|                    |                 | gpio_185             | 4        | Ю        |                            |                                 |                        |            |          | 4                                |                              |              |
|                    |                 | safe_mode            | 7        | -        |                            |                                 |                        |            |          | 4                                |                              |              |
| U19                | NA              | mcbsp1_clkr          | 0        | Ю        | L                          | L                               | 7                      | vdds       | Yes      | 4 (9)                            | PU100/<br>PD100              | LVCMOS       |
|                    |                 | mcspi4_clk           | 1        | Ю        |                            |                                 |                        |            |          |                                  |                              |              |
|                    |                 | gpio_156             | 4        | Ю        |                            |                                 |                        |            |          |                                  |                              |              |
|                    |                 | safe_mode            | 7        | -        |                            |                                 |                        |            |          |                                  |                              |              |
| T17                | NA              | mcbsp1_clkx          | 0        | Ю        | L                          | L                               | 7                      | vdds       | Yes      | 4 (9)                            | PU100/<br>PD100              | LVCMOS       |
|                    |                 | mcbsp3_clkx          | 2        | Ю        |                            |                                 |                        |            |          |                                  |                              |              |
|                    |                 | gpio_162             | 4        | Ю        |                            |                                 |                        |            |          |                                  |                              |              |
|                    |                 | safe_mode            | 7        | -        |                            |                                 |                        |            |          |                                  |                              |              |
| T20                | NA              | mcbsp1_dr            | 0        | I        | L                          | L                               | 7                      | vdds       | Yes      | 4 <sup>(9)</sup>                 | PU100/<br>PD100              | LVCMOS       |
|                    |                 | mcspi4_somi          | 1        | Ю        |                            |                                 |                        |            |          |                                  |                              |              |
|                    |                 | mcbsp3_dr            | 2        | - 1      |                            |                                 |                        |            |          |                                  |                              |              |
|                    |                 | gpio_159             | 4        | Ю        |                            |                                 |                        |            |          |                                  |                              |              |
|                    |                 | safe_mode            | 7        | -        |                            |                                 |                        |            |          |                                  |                              |              |
| U17                | NA              | mcbsp1_dx            | 0        | Ю        | L                          | L                               | 7                      | vdds       | Yes      | 4 <sup>(9)</sup>                 | PU100/<br>PD100              | LVCMOS       |
|                    |                 | mcspi4_simo          | 1        | Ю        |                            |                                 |                        |            |          |                                  |                              |              |
|                    |                 | mcbsp3_dx            | 2        | Ю        |                            |                                 |                        |            |          |                                  |                              |              |
|                    |                 | gpio_158             | 4        | Ю        |                            |                                 |                        |            |          |                                  |                              |              |
|                    |                 | safe_mode            | 7        | -        |                            |                                 |                        |            |          |                                  |                              |              |
| V17                | NA              | mcbsp1_fsr           | 0        | Ю        | L                          | L                               | 7                      | vdds       | Yes      | 4 (9)                            | PU100/<br>PD100              | LVCMOS       |
|                    |                 | cam_global_r<br>eset | 2        | Ю        |                            |                                 |                        |            |          |                                  |                              |              |
|                    |                 | gpio_157             | 4        | Ю        |                            |                                 |                        |            |          |                                  |                              |              |
|                    |                 | safe_mode            | 7        | -        |                            |                                 |                        |            |          |                                  |                              |              |
| P20                | NA              | mcbsp1_fsx           | 0        | Ю        | L                          | L                               | 7                      | vdds       | Yes      | 4 <sup>(9)</sup>                 | PU100/<br>PD100              | LVCMOS       |
|                    |                 | mcspi4_cs0           | 1        | Ю        |                            |                                 |                        |            |          |                                  |                              |              |
|                    |                 | mcbsp3_fsx           | 2        | Ю        |                            |                                 |                        |            |          |                                  |                              |              |
|                    |                 | gpio_161             | 4        | Ю        |                            |                                 |                        |            |          |                                  |                              |              |
|                    |                 | safe_mode            | 7        | -        | 1                          |                                 |                        |            |          |                                  |                              |              |



|                    | BALL TOP PIN NAME | _                       | Table 2  | Z. Dan ( | T                          |                                 | JDO I NG               | j.) <sup>(1)</sup> (cor | itiiiacaj | 1                                |                              |              |
|--------------------|-------------------|-------------------------|----------|----------|----------------------------|---------------------------------|------------------------|-------------------------|-----------|----------------------------------|------------------------------|--------------|
| BALL<br>BOTTOM [1] | BALL TOP<br>[2]   | PIN NAME<br>[3]         | MODE [4] | TYPE [5] | BALL<br>RESET<br>STATE [6] | BALL<br>RESET REL.<br>STATE [7] | RESET REL.<br>MODE [8] | POWER [9]               | HYS [10]  | BUFFER<br>STRENG TH<br>(mA) [11] | PULLUP<br>/DOWN<br>TYPE [12] | IO CELL [13] |
| R18                | NA                | mcbsp2_clkx             | 0        | Ю        | L                          | L                               | 7                      | vdds                    | Yes       | 4 <sup>(10)</sup>                | PU100/<br>PD100              | LVCMOS       |
|                    |                   | gpio_117                | 4        | Ю        |                            |                                 |                        |                         |           |                                  |                              |              |
|                    |                   | safe_mode               | 7        | -        |                            |                                 |                        |                         |           |                                  |                              |              |
| T18                | NA                | mcbsp2_dr               | 0        | I        | L                          | L                               | 7                      | vdds                    | Yes       | 4 <sup>(10)</sup>                | PU100/<br>PD100              | LVCMOS       |
|                    |                   | gpio_118                | 4        | Ю        |                            |                                 |                        |                         |           |                                  |                              |              |
|                    |                   | safe_mode               | 7        | -        |                            |                                 |                        |                         |           |                                  |                              |              |
| R19                | NA                | mcbsp2_dx               | 0        | 10       | L                          | L                               | 7                      | vdds                    | Yes       | 4 <sup>(10)</sup>                | PU100/<br>PD100              | LVCMOS       |
|                    |                   | gpio_119                | 4        | Ю        | -                          |                                 |                        |                         |           |                                  |                              |              |
|                    |                   | safe_mode               | 7        | -        |                            |                                 |                        |                         |           | (40)                             |                              |              |
| U18                | NA                | mcbsp2_fsx              | 0        | Ю        | L<br>-                     | L                               | 7                      | vdds                    | Yes       | 4 <sup>(10)</sup>                | PU100/<br>PD100              | LVCMOS       |
|                    |                   | gpio_116                | 4        | Ю        |                            |                                 |                        |                         |           |                                  |                              |              |
|                    |                   | safe_mode               | 7        | -        |                            |                                 |                        |                         |           |                                  |                              |              |
| P9                 | NA                | mcspi1_clk              | 0        | 10       | L                          | L                               | 7                      | vdds                    | Yes       | 4 <sup>(10)</sup>                | PU100/<br>PD100              | LVCMOS       |
|                    |                   | mmc2_dat4               | 1        | Ю        | -                          |                                 |                        |                         |           |                                  |                              |              |
|                    |                   | gpio_171                | 4        | Ю        |                            |                                 |                        |                         |           |                                  |                              |              |
|                    |                   | safe_mode               | 7        | -        |                            |                                 |                        |                         |           | 40                               |                              |              |
| R7                 | NA                | mcspi1_cs0              | 0        | 10       | H                          | Н                               | 7                      | vdds                    | Yes       | 4 <sup>(11)</sup>                | PU100/<br>PD100              | LVCMOS       |
|                    |                   | mmc2_dat7               | 1        | Ю        | -                          |                                 |                        |                         |           |                                  |                              |              |
|                    |                   | gpio_174                | 4        | Ю        |                            |                                 |                        |                         |           |                                  |                              |              |
|                    |                   | safe_mode               | 7        | -        |                            |                                 |                        |                         |           | 40                               |                              |              |
| R9                 | NA                | mcspi1_cs2              | 0        | 0        | H                          | Н                               | 7                      | vdds                    | Yes       | 4 <sup>(11)</sup>                | PU100/<br>PD100              | LVCMOS       |
|                    |                   | mmc3_clk                | 3        | 0        |                            |                                 |                        |                         |           |                                  |                              |              |
|                    |                   | gpio_176                | 4        | Ю        |                            |                                 |                        |                         |           |                                  |                              |              |
|                    |                   | safe_mode               | 7        | -        |                            |                                 | _                      |                         | .,        | . (11)                           |                              |              |
| P8                 | NA                | mcspi1_simo             | 0        | 10       | L                          | L                               | 7                      | vdds                    | Yes       | 4 (11)                           | PU100/<br>PD100              | LVCMOS       |
|                    |                   | mmc2_dat5               | 1        | 10       |                            |                                 |                        |                         |           |                                  |                              |              |
|                    |                   | gpio_172                | 4        | Ю        |                            |                                 |                        |                         |           |                                  |                              |              |
| D-7                |                   | safe_mode               | 7        | -        |                            |                                 | _                      |                         | .,        | 4(11)                            | DUITOR                       | 11/01/02     |
| P7                 | NA                | mcspi1_somi             | 0        | 10       | L                          | L                               | 7                      | vdds                    | Yes       | 4 <sup>(11)</sup>                | PU100/<br>PD100              | LVCMOS       |
|                    |                   | mmc2_dat6               | 1        | 10       |                            |                                 |                        |                         |           |                                  |                              |              |
|                    |                   | gpio_173                | 4        | Ю        |                            |                                 |                        |                         |           |                                  |                              |              |
| W7                 | NA                | safe_mode<br>mcspi2_clk | 7        | -<br>IO  | L                          | L                               | 7                      | vdds                    | Yes       | 4 <sup>(12)</sup>                | PU100/                       | LVCMOS       |
| VV7                | INA.              | hsusb2_tll_d            | 2        | 10       | -                          | _                               | ,                      | vuus                    | 165       | 4                                | PD100/                       | LVCIVIOS     |
|                    |                   | ata7                    | 3        | 0        | -                          |                                 |                        |                         |           |                                  |                              |              |
|                    |                   | 7                       |          |          | -                          |                                 |                        |                         |           |                                  |                              |              |
|                    |                   | gpio_178                | 4        | Ю        | -                          |                                 |                        |                         |           |                                  |                              |              |
| V8                 | NA                | safe_mode<br>mcspi2_cs0 | 7        | -<br>IO  | Н                          | Н                               | 7                      | vdds                    | Yes       | 4 <sup>(12)</sup>                | PU100/                       | LVCMOS       |
|                    |                   | gpt11_pwm_<br>evt       | 1        | Ю        | _                          |                                 |                        |                         |           |                                  | PD100                        |              |
|                    |                   | hsusb2_tll_d<br>ata6    | 2        | Ю        | _                          |                                 |                        |                         |           |                                  |                              |              |

<sup>(10)</sup> The buffer strength of this IO cell is programmable (2, 4, 6, or 8 mA) according to the selected mode; the default value is described in the above table.

<sup>(11)</sup> The buffer strength of this IO cell is programmable (2, 4, 6, or 8 mA) according to the selected mode; the default value is described in the above table.

<sup>(12)</sup> The capacity load range is [2 pf to 6 pF].



| BALL<br>BOTTOM [1] | BALL TOP<br>[2] | PIN NAME [3]         | MODE [4] | TYPE [5] | BALL<br>RESET<br>STATE [6] | BALL<br>RESET REL.<br>STATE [7] | RESET REL.<br>MODE [8] | POWER [9] | HYS [10] | BUFFER<br>STRENG TH<br>(mA) [11] | PULLUP<br>/DOWN<br>TYPE [12] | IO CELL [13] |
|--------------------|-----------------|----------------------|----------|----------|----------------------------|---------------------------------|------------------------|-----------|----------|----------------------------------|------------------------------|--------------|
|                    |                 | hsusb2_data          | 3        | 0        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | gpio_181             | 4        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | safe_mode            | 7        | -        |                            |                                 |                        |           |          |                                  |                              |              |
| W8                 | NA              | mcspi2_simo          | 0        | Ю        | L                          | L                               | 7                      | vdds      | Yes      | 4 <sup>(12)</sup>                | PU100/<br>PD100              | LVCMOS       |
|                    |                 | gpt9_pwm_e<br>vt     | 1        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | hsusb2_tll_d<br>ata4 | 2        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | hsusb2_data<br>4     | 3        | I        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | gpio_179             | 4        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | safe_mode            | 7        | -        |                            |                                 |                        |           |          |                                  |                              |              |
| U8                 | NA              | mcspi2_somi          | 0        | Ю        | L                          | L                               | 7                      | vdds      | Yes      | 4 <sup>(12)</sup>                | PU100/<br>PD100              | LVCMOS       |
|                    |                 | gpt10_pwm_<br>evt    | 1        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | hsusb2_tll_d<br>ata5 | 2        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | hsusb2_data<br>5     | 3        | 0        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | gpio_180             | 4        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | safe_mode            | 7        | -        |                            |                                 |                        |           |          |                                  |                              |              |
| W10                | NA              | mmc2_clk             | 0        | 0        | L                          | L                               | 7                      | vdds      | Yes      | 4 <sup>(13)</sup>                | PU100/<br>PD100              | LVCMOS       |
|                    |                 | mcspi3_clk           | 1        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | gpio_130             | 4        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | safe_mode            | 7        | -        |                            |                                 |                        |           |          |                                  |                              |              |
| R10                | NA              | mmc2_cmd             | 0        | Ю        | Н                          | Н                               | 7                      | vdds      | Yes      | 4 <sup>(13)</sup>                | PU100/<br>PD100              | LVCMOS       |
|                    |                 | mcspi3_simo          | 1        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | gpio_131             | 4        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | safe_mode            | 7        | -        |                            |                                 |                        |           |          |                                  |                              |              |
| T10                | NA              | mmc2_dat0            | 0        | Ю        | Н                          | Н                               | 7                      | vdds      | Yes      | 4 <sup>(13)</sup>                | PU100/<br>PD100              | LVCMOS       |
|                    |                 | mcspi3_somi          | 1        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | gpio_132             | 4        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | safe_mode            | 7        | -        |                            |                                 |                        |           |          |                                  |                              |              |
| Т9                 | NA              | mmc2_dat1            | 0        | Ю        | Н                          | Н                               | 7                      | vdds      | Yes      | 4 <sup>(13)</sup>                | PU100/<br>PD100              | LVCMOS       |
|                    |                 | gpio_133             | 4        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | safe_mode            | 7        | -        |                            |                                 |                        |           |          |                                  |                              |              |
| U10                | NA              | mmc2_dat2            | 0        | Ю        | Н                          | Н                               | 7                      | vdds      | Yes      | 4 <sup>(13)</sup>                | PU100/<br>PD100              | LVCMOS       |
|                    |                 | mcspi3_cs1           | 1        | 0        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | gpio_134             | 4        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | safe_mode            | 7        | -        |                            |                                 |                        |           |          |                                  |                              |              |
| U9                 | NA              | mmc2_dat3            | 0        | Ю        | Н                          | Н                               | 7                      | vdds      | Yes      | 4 <sup>(13)</sup>                | PU100/<br>PD100              | LVCMOS       |
|                    |                 | mcspi3_cs0           | 1        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | gpio_135             | 4        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | safe_mode            | 7        | -        |                            |                                 |                        |           |          |                                  |                              |              |
| V10                | NA              | mmc2_dat4            | 0        | Ю        | L                          | L                               | 7                      | vdds      | Yes      | 4 <sup>(13)</sup>                | PU100/<br>PD100              | LVCMOS       |
|                    |                 | mmc2_dir_da<br>t0    |          | 0        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | mmc3_dat0            | 3        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | gpio_136             | 4        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | safe_mode            | 7        | -        |                            |                                 |                        |           |          |                                  |                              |              |

(13) The capacity load range is [2 pf to 6 pF].



| BALL<br>BOTTOM [1] | BALL TOP<br>[2] | PIN NAME<br>[3]           | MODE [4] | TYPE [5] | BALL<br>RESET<br>STATE [6] | BALL<br>RESET REL.<br>STATE [7] | RESET REL.<br>MODE [8] | POWER [9] | HYS [10] | BUFFER<br>STRENG TH<br>(mA) [11] | PULLUP<br>/DOWN<br>TYPE [12] | IO CELL [13] |
|--------------------|-----------------|---------------------------|----------|----------|----------------------------|---------------------------------|------------------------|-----------|----------|----------------------------------|------------------------------|--------------|
| R2                 | NA              | uart1_rts                 | 0        | 0        | L                          | L                               | 7                      | vdds      | Yes      | 4 <sup>(13)</sup>                | PU100/<br>PD100              | LVCMOS       |
|                    |                 | gpio_149                  | 4        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | safe_mode                 | 7        | -        |                            |                                 |                        |           |          |                                  |                              |              |
| НЗ                 | NA              | uart1_rx                  | 0        | I        | L                          | L                               | 7                      | vdds      | Yes      | 4 (13)                           | PU100/<br>PD100              | LVCMOS       |
|                    |                 | mcbsp1_clkr               | 2        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | mcspi4_clk                | 3        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | gpio_151                  | 4        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | safe_mode                 | 7        | -        |                            |                                 |                        |           |          |                                  |                              |              |
| L4                 | NA              | uart1_tx                  | 0        | 0        | L                          | L                               | 7                      | vdds      | Yes      | 4 <sup>(13)</sup>                | PU100/<br>PD100              | LVCMOS       |
|                    |                 | gpio_148                  | 4        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | safe_mode                 | 7        | -        |                            |                                 |                        |           |          |                                  |                              |              |
| Y24                | NA              | uart2_cts                 | 0        | I        | Н                          | Н                               | 7                      | vdds      | Yes      | 4                                | PU100/<br>PD100              | LVCMOS       |
|                    |                 | mcbsp3_dx                 | 1        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | gpt9_pwm_e<br>vt          | 2        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | gpio_144                  | 4        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | safe_mode                 | 7        | -        |                            |                                 |                        |           |          |                                  |                              |              |
| AA24               | mcbsp3_         | uart2_rts                 | 0        | 0        | Н                          | Н                               | 7                      | vdds      | Yes      | 4                                | PU100/<br>PD100              | LVCMOS       |
|                    |                 | mcbsp3_dr                 | 1        | I        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | gpt10_pwm_<br>evt         | 2        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | gpio_145                  | 4        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | safe_mode                 | 7        | -        |                            |                                 |                        |           |          |                                  |                              |              |
| AD21               | AD21 NA         | uart2_rx                  | 0        | I        | H                          | Н                               | 7                      | vdds      | Yes      | 4                                | PU100/<br>PD100              | LVCMOS       |
|                    |                 | mcbsp3_fsx                | 1        | 10       |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | gpt8_pwm_e<br>vt          | 2        | Ю        | _                          |                                 |                        |           |          |                                  |                              |              |
|                    |                 | gpio_147                  | 4        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | safe_mode                 | 7        | -        |                            |                                 |                        |           |          |                                  |                              |              |
| AD22               | NA              | uart2_tx                  | 0        | 0        | Н                          | Н                               | 7                      | vdds      | Yes      | 4                                | PU100/<br>PD100              | LVCMOS       |
|                    |                 | mcbsp3_clkx               | 1        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | gpt11_pwm_<br>evt         | 2        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | gpio_146                  | 4        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | safe_mode                 | 7        | -        |                            |                                 |                        |           |          |                                  |                              |              |
| F23                | NA              | uart3_cts_rct<br>x        |          | Ю        | Н                          | Н                               | 7                      | vdds      | Yes      | 4                                | PU100/<br>PD100              | LVCMOS       |
|                    |                 | gpio_163                  | 4        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
| F24                | NA              | safe_mode<br>uart3_rts_sd | 7        | - 0      | Н                          | Н                               | 7                      | vdds      | Yes      | 4                                | PU100/                       | LVCMOS       |
| F24                | INA             |                           |          |          | - "                        | -                               | ,                      | vaas      | 162      | 4                                | PD100/                       | LVCIVIOS     |
|                    |                 | gpio_164                  | 4        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
| 1104               |                 | safe_mode                 | 7        | -        |                            |                                 | _                      |           |          |                                  | DI I 400/                    | 11/01/00     |
| H24                | NA              | uart3_rx_irrx             | 0        | 10       | Н                          | Н                               | 7                      | vdds      | Yes      | 4                                | PU100/<br>PD100              | LVCMOS       |
|                    |                 | gpio_165<br>safe_mode     | 7        | IO<br>-  | 1                          |                                 |                        |           |          |                                  |                              |              |
| G24                | NA              | uart3_tx_irtx             | 0        | 0        | Н                          | Н                               | 7                      | vdds      | Yes      | 4                                | PU100/<br>PD100              | LVCMOS       |
|                    |                 | gpio_166                  | 4        | Ю        | +                          |                                 |                        |           |          |                                  | FD100                        |              |
|                    |                 | safe_mode                 | 7        | -        | +                          |                                 |                        |           |          |                                  |                              |              |
| J23                | NA              | hdq_sio                   | 0        | IOD      | Н                          | Н                               | 7                      | vdds      | Yes      | 4                                | PU100/                       | LVCMOS       |
| 020                | INA             | sys_altclk                | 1        | I        | _                          |                                 | ,                      | vuus      | 100      | 4                                | PD100/                       | LVOIVIOS     |
|                    |                 | oyo_aittin                | '        | <u>'</u> |                            |                                 | 1                      |           |          | 1                                |                              |              |



| BALL<br>BOTTOM [1] | BALL TOP<br>[2] | PIN NAME<br>[3]          | MODE [4] | TYPE [5] | BALL<br>RESET<br>STATE [6] | BALL<br>RESET REL.<br>STATE [7] | RESET REL.<br>MODE [8] | POWER [9] | HYS [10] | BUFFER<br>STRENG TH<br>(mA) [11] | PULLUP<br>/DOWN<br>TYPE [12] | IO CELL [13] |
|--------------------|-----------------|--------------------------|----------|----------|----------------------------|---------------------------------|------------------------|-----------|----------|----------------------------------|------------------------------|--------------|
|                    |                 | i2c2_sccbe               | 2        | 0        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | i2c3_sccbe               | 3        | 0        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | gpio_170                 | 4        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | safe_mode                | 7        | -        |                            |                                 |                        |           |          |                                  |                              |              |
| AD15               | NA              | i2c4_scl                 | 0        | IOD      | Н                          | Н                               | 0                      | vdds      | Yes      | 3                                | PU100/<br>PD100              | Open Drain   |
|                    |                 | sys_nvmode<br>1          | 1        | 0        |                            |                                 |                        |           |          | 4                                |                              |              |
|                    |                 | safe_mode                | 7        | -        |                            |                                 |                        |           |          | 4                                |                              |              |
| W16                | NA              | i2c4_sda                 | 0        | IOD      | Н                          | Н                               | 0                      | vdds      | Yes      | 3                                | PU100/<br>PD100              | Open Drain   |
|                    |                 | sys_nvmode<br>2          | 1        | 0        |                            |                                 |                        |           |          | 4                                |                              |              |
|                    |                 | safe_mode                | 7        | -        |                            |                                 |                        |           |          | 4                                |                              |              |
| F3                 | NA              | sys_boot0                | 0        | I        | Z                          | Z                               | 0                      | vdds      | Yes      | 4                                | PU100/<br>PD100              | LVCMOS       |
|                    |                 | gpio_2                   | 4        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | safe_mode                | 7        | -        |                            |                                 |                        |           |          |                                  |                              |              |
| D3                 | NA              | sys_boot1                | 0        | I        | Z                          | Z                               | 0                      | vdds      | Yes      | 4                                | PU100/<br>PD100              | LVCMOS       |
|                    |                 | gpio_3                   | 4        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | safe_mode                | 7        | -        |                            |                                 |                        |           |          |                                  |                              |              |
| C3                 | NA              | sys_boot2                | 0        | I        | Z                          | Z                               | 0                      | vdds      | Yes      | 4                                | PU100/<br>PD100              | LVCMOS       |
|                    |                 | gpio_4                   | 4        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | safe_mode                | 7        | -        |                            |                                 |                        |           |          |                                  |                              |              |
| E3                 | NA              | sys_boot3                | 0        | I        | Z                          | Z                               | 0                      | vdds      | Yes      | 4                                | PU100/<br>PD100              | LVCMOS       |
|                    |                 | gpio_5                   | 4        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | safe_mode                | 7        | -        |                            |                                 |                        |           |          |                                  |                              |              |
| E4                 | NA              | sys_boot4                | 0        | -        | Z                          | Z                               | 0                      | vdds      | Yes      | 4                                | PU100/<br>PD100              | LVCMOS       |
|                    |                 | mmc2_dir_da<br>t2        | 1        | 0        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | gpio_6                   | 4        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | safe_mode                | 7        | -        |                            | _                               | _                      |           | .,       |                                  |                              |              |
| G3                 | NA              | sys_boot5                | 0        | 1        | Z                          | Z                               | 0                      | vdds      | Yes      | 4                                | PU100/<br>PD100              | LVCMOS       |
|                    |                 | mmc2_dir_da<br>t3        | 1        | 0        | _                          |                                 |                        |           |          |                                  |                              |              |
|                    |                 | gpio_7                   | 4        | Ю        | -                          |                                 |                        |           |          |                                  |                              |              |
| D4                 | NIA             | safe_mode                | 7        | -        | Z                          | Z                               | 0                      | ) adala   | Vee      | 4                                | DLI400/                      | LVCMOS       |
| D4                 | NA              | sys_boot6                |          | 1        |                            | 2                               | 0                      | vdds      | Yes      | 4                                | PU100/<br>PD100              | LVCIVIOS     |
|                    |                 | gpio_8                   | 4        | Ю        | 1                          |                                 |                        |           |          |                                  |                              |              |
| AE14               | NA              | safe_mode<br>sys_clkout1 | 7        | 0        | L                          | L                               | 7                      | vdds      | Yes      | 4                                | PU100/<br>PD100              | LVCMOS       |
|                    |                 | anio 10                  | 4        | IO       |                            |                                 |                        |           |          |                                  | PD100                        |              |
|                    |                 | gpio_10<br>safe_mode     | 7        | -        | -                          |                                 |                        |           |          |                                  |                              |              |
| W11                | NA              | sys_clkout2              | 0        | 0        | L                          | L                               | 7                      | vdds      | Yes      | 4 <sup>(14)</sup>                | PU100/                       | LVCMOS       |
| ****               | INA             | gpio_186                 | 4        | 10       |                            |                                 | ,                      | 7003      | 163      | -                                | PD100                        | LVOIVIOO     |
|                    |                 | safe_mode                | 7        | -        | +                          |                                 |                        |           |          |                                  |                              |              |
| W15                | NA              | sys_clkreq               | 0        | IO       | 0                          | 1                               | 0                      | vdds      | Yes      | 4                                | PU100/<br>PD100              | LVCMOS       |
|                    |                 | gpio_1                   | 4        | Ю        | -                          |                                 |                        |           |          |                                  | 1 2100                       |              |
|                    |                 | safe_mode                | 7        | -        | 1                          |                                 |                        |           |          |                                  |                              |              |
| V16                | NA              | sys_nirq                 | 0        | I        | Н                          | Н                               | 7                      | vdds      | Yes      | 4                                | PU100/<br>PD100              | LVCMOS       |

(14) The capacity load range is [2 pf to 6 pF].



| BALL<br>BOTTOM [1] | BALL TOP<br>[2] | PIN NAME<br>[3]      | MODE [4] | TYPE [5] | BALL<br>RESET<br>STATE [6] | BALL<br>RESET REL.<br>STATE [7] | RESET REL.<br>MODE [8] | POWER [9] | HYS [10] | BUFFER<br>STRENG TH<br>(mA) [11] | PULLUP<br>/DOWN<br>TYPE [12] | IO CELL [13] |
|--------------------|-----------------|----------------------|----------|----------|----------------------------|---------------------------------|------------------------|-----------|----------|----------------------------------|------------------------------|--------------|
|                    |                 | gpio_0               | 4        | Ю        |                            |                                 |                        |           |          | , ,,,                            |                              |              |
|                    |                 | safe_mode            | 7        | -        |                            |                                 |                        |           |          |                                  |                              |              |
| V13                | NA              | sys_nrespwr<br>on    | 0        | 1        | Z                          | 1                               | NA                     | vdds      | Yes      | NA                               | NA                           | LVCMOS       |
| AD7                | AA5             | sys_nreswar<br>m     | 0        | IOD      | 0                          | 1 (PU)                          | 0                      | vdds      | Yes      | 4                                | PU100/<br>PD100              | LVCMOS       |
|                    |                 | gpio_30              | 4        | Ю        |                            |                                 |                        |           |          |                                  |                              | Open Drain   |
|                    |                 | safe_mode            | 7        | -        |                            |                                 |                        |           |          |                                  |                              |              |
| V12                | NA              | sys_off_mod<br>e     | 0        | 0        | 0                          | L                               | 7                      | vdds      | Yes      | 4                                | PU100/<br>PD100              | LVCMOS       |
|                    |                 | gpio_9               | 4        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | safe_mode            | 7        | -        |                            |                                 |                        |           |          |                                  |                              |              |
| AF19               | NA              | sys_xtalin           | 0        | 1        | Z                          | 1                               | NA                     | vdds      | Yes      | NA                               | NA                           | LVCMOS       |
| AF20               | NA              | sys_xtalout          | 0        | 0        | Z                          | 0                               | NA                     | vdds      | Yes      | NA                               | NA                           | LVCMOS       |
| W26                | NA              | tv_out1              | 0        | AO       | Z                          | 0                               | 0                      | vdda_dac  | No       | 8                                | NA                           | 10-bit DAC   |
| V26                | NA              | tv_out2              | 0        | AO       | Z                          | 0                               | 0                      | vdda_dac  | No       | 8                                | NA                           | 10-bit DAC   |
| W25                | NA              | tv_vfb1              | 0        | 0        | Z                          | NA                              | 0                      | vdda_dac  | No       | 2                                | NA                           | 10-bit DAC   |
| U24                | NA              | tv_vfb2              | 0        | 0        | Z                          | NA                              | 0                      | vdda_dac  | No       | 2                                | NA                           | 10-bit DAC   |
| V23                | NA              | tv_vref              | 0        | Į        | Z                          | NA                              | 0                      | vdda_dac  | No       | NA                               | NA                           | 10-bit DAC   |
| AE20               | NA              | sys_32k              | 0        | Į        | Z                          | I                               | NA                     | vdds      | Yes      | NA                               | NA                           | LVCMOS       |
| A24                | NA              | cam_d2               | 0        | I        | L                          | L                               | 7                      | vdds      | Yes      | 4 <sup>(15)</sup>                | PU100/<br>PD100              | LVCMOS       |
|                    |                 | gpio_101             | 4        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | hw_dbg4              | 5        | 0        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | safe_mode            | 7        | -        |                            |                                 |                        |           |          |                                  |                              |              |
| B24 N              | NA              | cam_d3               | 0        | 1        | L                          | L                               | 7                      | vdds      | Yes      | 4 <sup>(15)</sup>                | PU100/<br>PD100              | LVCMOS       |
|                    |                 | gpio_102             | 4        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | hw_dbg5              | 5        | 0        |                            |                                 |                        |           |          |                                  |                              |              |
| DOA                | NIA             | safe_mode            | 7        | -        |                            |                                 | 7                      |           |          | 4 <sup>(15)</sup>                | DI MOO/                      | 11/01/00     |
| D24                | NA              | cam_d4               | 0        | I        | L                          | L                               | 7                      | vdds      | Yes      | 4(15)                            | PU100/<br>PD100              | LVCMOS       |
|                    |                 | gpio_103             | 4        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | hw_dbg6              | 5        | 0        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | safe_mode            | 7        | -        |                            |                                 |                        |           |          |                                  |                              |              |
| C24                | NA              | cam_d5               | 0        | I        | L                          | L                               | 7                      | vdds      | Yes      | 4 (15)                           | PU100/<br>PD100              | LVCMOS       |
|                    |                 | gpio_104             | 4        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | hw_dbg7              | 5        | 0        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | safe_mode            | 7        | -        |                            |                                 |                        |           |          |                                  |                              |              |
| D25                | NA              | cam_d10              | 0        | I        | L                          | L                               | 7                      | vdds      | Yes      | 4 <sup>(15)</sup>                | PU100/<br>PD100              | LVCMOS       |
|                    |                 | gpio_109             | 4        | IO       |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | hw_dbg8              | 5        | 0        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | safe_mode            | 7        | -        |                            |                                 |                        |           |          | .45                              |                              |              |
| E26                | NA              | cam_d11              | 0        | 1        | L<br>-                     | L                               | 7                      | vdds      | Yes      | 4 <sup>(15)</sup>                | PU100/<br>PD100              | LVCMOS       |
|                    |                 | gpio_110             | 4        | 10       |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | hw_dbg9              | 5        | 0        |                            |                                 |                        |           |          |                                  |                              |              |
| B23                | NA              | safe_mode<br>cam_fld | 7        | - 10     | L                          | L                               | 7                      | vdds      | Yes      | 4 <sup>(15)</sup>                | PU100/                       | LVCMOS       |
|                    |                 | cam_global_r<br>eset | 2        | Ю        |                            |                                 |                        |           |          |                                  | PD100                        |              |
|                    |                 | gpio_98              | 4        | IO       | -                          |                                 |                        |           |          |                                  |                              |              |
|                    |                 | hw_dbg3              | 5        | 0        | +                          |                                 |                        |           |          |                                  |                              |              |
|                    |                 | safe_mode            | 7        | -        | +                          |                                 | 1                      |           |          |                                  |                              |              |

(15) The capacity load range is [2 pf to 6 pF].



| BALL<br>BOTTOM [1] | BALL TOP<br>[2] | PIN NAME<br>[3]         | MODE [4] | TYPE [5] | BALL<br>RESET<br>STATE [6] | BALL<br>RESET REL.<br>STATE [7] | RESET REL.<br>MODE [8] | POWER [9] | HYS [10] | BUFFER<br>STRENG TH<br>(mA) [11] | PULLUP<br>/DOWN<br>TYPE [12] | IO CELL [13] |
|--------------------|-----------------|-------------------------|----------|----------|----------------------------|---------------------------------|------------------------|-----------|----------|----------------------------------|------------------------------|--------------|
| C23                | NA              | cam_hs                  | 0        | Ю        | L                          | L                               | 7                      | vdds      | Yes      | 4 <sup>(15)</sup>                | PU100/<br>PD100              | LVCMOS       |
|                    |                 | gpio_94                 | 4        | IO       |                            |                                 |                        |           |          |                                  | PD100                        |              |
|                    |                 | hw_dbg0                 | 5        | 0        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | safe_mode               | 7        | -        |                            |                                 |                        |           |          |                                  |                              |              |
| C26                | NA              | cam_pclk                | 0        | ı        | L                          | L                               | 7                      | vdds      | Yes      | 4 <sup>(15)</sup>                | PU100/                       | LVCMOS       |
|                    |                 |                         |          |          |                            |                                 |                        |           |          |                                  | PD100                        |              |
|                    |                 | gpio_97                 | 4        | 10       |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | hw_dbg2                 | 5        | 0        |                            |                                 |                        |           |          |                                  |                              |              |
| D26                | NA              | safe_mode<br>cam_strobe | 7        | - 0      | L                          | L                               | 7                      | vdds      | Yes      | 4 <sup>(15)</sup>                | PU100/                       | LVCMOS       |
| D20                | IVA             | cam_strobe              |          |          | _                          | _                               | ,                      | vuus      | 163      | 4                                | PD100                        | LVOIVIOO     |
|                    |                 | gpio_126                | 4        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | hw_dbg11                | 5        | 0        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | safe_mode               | 7        | -        |                            |                                 |                        |           |          |                                  |                              |              |
| C25                | NA              | cam_xclka               | 0        | 0        | L                          | L                               | 7                      | vdds      | Yes      | 4 <sup>(15)</sup>                | PU100/<br>PD100              | LVCMOS       |
|                    |                 | gpio_96                 | 4        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | safe_mode               | 7        | -        |                            |                                 |                        |           |          | . (40)                           |                              |              |
| E25                | NA              | cam_xclkb               | 0        | 0        | L                          | L                               | 7                      | vdds      | Yes      | 4 <sup>(16)</sup>                | PU100/<br>PD100              | LVCMOS       |
|                    |                 | gpio_111                | 4        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | safe_mode               | 7        | -        |                            |                                 |                        |           |          |                                  |                              |              |
| P25                | NA              | cam_d6                  | 0        | I        | L                          | L                               | 7                      | vdds      | NA       | 4                                | PU100/<br>PD100              | SubLVDS      |
|                    |                 | gpio_105                | 4        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | safe_mode               | 7        | -        |                            |                                 |                        |           |          |                                  |                              |              |
| P26                | NA              | cam_d7                  | 0        | I        | L                          | L                               | 7                      | vdds      | NA       | 4                                | PU100/<br>PD100              | SubLVDS      |
|                    |                 | gpio_106                | 4        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | safe_mode               | 7        | -        |                            |                                 | _                      |           |          |                                  |                              |              |
| N25                | NA              | cam_d8                  | 0        | 1        | L                          | L                               | 7                      | vdds      | NA       | 4                                | PU100/<br>PD100              | SubLVDS      |
|                    |                 | gpio_107                | 4        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
| N26                | NA              | safe_mode               | 7        | -<br>I   | L                          | L                               | 7                      | vdds      | NA       | 4                                | PU100/                       | SubLVDS      |
| INZ0               | INA             | cam_d9                  | 0        | '        | L                          | L                               | ,                      | vuus      | INA      | 4                                | PD100/                       | SUDLVDS      |
|                    |                 | gpio_108                | 4        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | safe_mode               | 7        | -        |                            |                                 |                        |           |          |                                  |                              |              |
| D23                | NA              | cam_vs                  | 0        | Ю        | L                          | L                               | 7                      | vdds      | Yes      | 4 <sup>(16)</sup>                | PU100/<br>PD100              | LVCMOS       |
|                    |                 | gpio_95                 | 4        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | hw_dbg1                 | 5        | 0        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | safe_mode               | 7        | -        |                            |                                 |                        |           |          | 4400                             |                              |              |
| A23                | NA              | cam_wen                 | 0        | -        | L                          | L                               | 7                      | vdds      | Yes      | 4 (16)                           | PU100/<br>PD100              | LVCMOS       |
|                    |                 | cam_shutter             | 2        | 0        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | gpio_167                | 4        | 10       |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | hw_dbg10                | 5        | 0        |                            |                                 |                        |           |          |                                  |                              |              |
| F26                | NA              | safe_mode<br>dss_acbias | 7        | 0        | L                          | L                               | 7                      | vdds      | Yes      | 8                                | PU100/                       | LVCMOS       |
|                    |                 | gpio_69                 | 4        | IO       | +                          |                                 |                        |           |          |                                  | PD100                        |              |
|                    |                 | safe_mode               | 7        | -        | 1                          |                                 |                        |           |          |                                  |                              |              |
| G26                | NA              | dss_data6               | 0        | Ю        | L                          | L                               | 7                      | vdds      | Yes      | 8                                | PU100/<br>PD100              | LVCMOS       |
|                    |                 | uart1_tx                | 2        | 0        | 1                          |                                 |                        |           |          |                                  |                              |              |
|                    |                 | gpio_76                 | 4        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | hw_dbg14                | 5        | 0        |                            |                                 |                        |           |          |                                  |                              |              |

(16) The capacity load range is [2 pf to 6 pF].



|                    |                 |                 |          |          | 1                          |                                 |                        |           |          |                                  |                              |              |
|--------------------|-----------------|-----------------|----------|----------|----------------------------|---------------------------------|------------------------|-----------|----------|----------------------------------|------------------------------|--------------|
| BALL<br>BOTTOM [1] | BALL TOP<br>[2] | PIN NAME<br>[3] | MODE [4] | TYPE [5] | BALL<br>RESET<br>STATE [6] | BALL<br>RESET REL.<br>STATE [7] | RESET REL.<br>MODE [8] | POWER [9] | HYS [10] | BUFFER<br>STRENG TH<br>(mA) [11] | PULLUP<br>/DOWN<br>TYPE [12] | IO CELL [13] |
|                    |                 | safe_mode       | 7        | -        |                            |                                 |                        |           |          |                                  |                              |              |
| H25                | NA              | dss_data7       | 0        | Ю        | L                          | L                               | 7                      | vdds      | Yes      | 8                                | PU100/<br>PD100              | LVCMOS       |
|                    |                 | uart1_rx        | 2        | 1        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | gpio_77         | 4        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | hw_dbg15        | 5        | 0        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | safe_mode       | 7        | -        |                            |                                 |                        |           |          |                                  |                              |              |
| H26                | NA              | dss_data8       | 0        | Ю        | L                          | L                               | 7                      | vdds      | Yes      | 8                                | PU100/<br>PD100              | LVCMOS       |
|                    |                 | gpio_78         | 4        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | hw_dbg16        | 5        | 0        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | safe_mode       | 7        | -        |                            |                                 |                        |           |          |                                  |                              |              |
| J26                | NA              | dss_data9       | 0        | Ю        | L                          | L                               | 7                      | vdds      | Yes      | 8                                | PU100/<br>PD100              | LVCMOS       |
|                    |                 | gpio_79         | 4        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | hw_dbg17        | 5        | 0        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | safe_mode       | 7        | -        |                            |                                 |                        |           |          |                                  |                              |              |
| L25                | NA              | dss_data16      | 0        | Ю        | L                          | L                               | 7                      | vdds      | Yes      | 8                                | PU100/<br>PD100              | LVCMOS       |
|                    |                 | gpio_86         | 4        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | safe_mode       | 7        | -        |                            |                                 |                        |           |          |                                  |                              |              |
| L26                | NA              | dss_data17      | 0        | Ю        | L                          | L                               | 7                      | vdds      | Yes      | 8                                | PU100/<br>PD100              | LVCMOS       |
|                    |                 | gpio_87         | 4        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | safe_mode       | 7        | -        |                            |                                 |                        |           |          |                                  |                              |              |
| M24                | NA              | dss_data18      | 0        | Ю        | L                          | L                               | 7                      | vdds      | Yes      | 8                                | PU100/<br>PD100              | LVCMOS       |
|                    |                 | mcspi3_clk      | 2        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | dss_data0       | 3        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | gpio_88         | 4        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | safe_mode       | 7        | -        |                            |                                 |                        |           |          |                                  |                              |              |
| M26                | NA              | dss_data19      | 0        | Ю        | L                          | L                               | 7                      | vdds      | Yes      | 8                                | PU100/<br>PD100              | LVCMOS       |
|                    |                 | mcspi3_simo     | 2        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | dss_data1       | 3        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | gpio_89         | 4        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | safe_mode       | 7        | -        |                            |                                 |                        |           |          |                                  |                              |              |
| N24                | NA              | dss_data21      | 0        | 0        | L                          | L                               | 7                      | vdds      | Yes      | 8                                | PU100/<br>PD100              | LVCMOS       |
|                    |                 | mcspi3_cs0      | 2        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | dss_data3       | 3        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | gpio_91         | 4        | Ю        | -                          |                                 |                        |           |          |                                  |                              |              |
|                    |                 | safe_mode       | 7        | -        |                            |                                 |                        |           |          |                                  |                              |              |
| K24                | NA              | dss_hsync       | 0        | 0        | Н                          | Н                               | 7                      | vdds      | Yes      | 4                                | PU100/<br>PD100              | LVCMOS       |
|                    |                 | gpio_67         | 4        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | hw_dbg13        | 5        | 0        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | safe_mode       | 7        | -        |                            |                                 |                        |           |          |                                  |                              |              |
| M25                | NA              | dss_vsync       | 0        | 0        | Н                          | Н                               | 7                      | vdds      | Yes      | 4                                | PU100/<br>PD100              | LVCMOS       |
|                    |                 | gpio_68         | 4        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | safe_mode       | 7        | -        |                            |                                 |                        |           |          |                                  |                              |              |
| R8                 | NA              | mcspi1_cs1      | 0        | 0        | Н                          | Н                               | 7                      | vdds      | Yes      | 4 <sup>(17)</sup>                | PU100/<br>PD100              | LVCMOS       |
|                    |                 | mmc3_cmd        | 3        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | gpio_175        | 4        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | safe_mode       | 7        | -        |                            |                                 |                        |           |          |                                  |                              |              |

<sup>(17)</sup> The buffer strength of this IO cell is programmable (2, 4, 6, or 8 mA) according to the selected mode; the default value is described in the above table.



| BALL<br>BOTTOM [1] | BALL TOP<br>[2] | PIN NAME<br>[3]         | MODE [4] | TYPE [5] | BALL<br>RESET<br>STATE [6] | BALL<br>RESET REL.<br>STATE [7] | RESET REL.<br>MODE [8] | POWER [9] | HYS [10] | BUFFER<br>STRENG TH<br>(mA) [11] | PULLUP<br>/DOWN<br>TYPE [12] | IO CELL [13] |
|--------------------|-----------------|-------------------------|----------|----------|----------------------------|---------------------------------|------------------------|-----------|----------|----------------------------------|------------------------------|--------------|
| Т8                 | NA              | mcspi1_cs3              | 0        | 0        | Н                          | Н                               | 7                      | vdds      | Yes      | 4 <sup>(18)</sup>                | PU100/<br>PD100              | LVCMOS       |
|                    |                 | hsusb2_tll_d<br>ata2    | 2        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | hsusb2_data<br>2        | 3        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | gpio_177                | 4        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | mm2_txdat               | 5        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | safe_mode               | 7        | -        |                            |                                 |                        |           |          |                                  |                              |              |
| V9                 | NA              | mcspi2_cs1              | 0        | 0        | L                          | L                               | 7                      | vdds      | Yes      | 4 <sup>(18)</sup>                | PU100/<br>PD100              | LVCMOS       |
|                    |                 | gpt8_pwm_e<br>vt        | 1        | Ю        | -                          |                                 |                        |           |          |                                  |                              |              |
|                    |                 | hsusb2_tll_d<br>ata3    | 2        | Ю        | =                          |                                 |                        |           |          |                                  |                              |              |
|                    |                 | hsusb2_data<br>3        | 3        | 10       | =                          |                                 |                        |           |          |                                  |                              |              |
|                    |                 | gpio_182                | 4        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | mm2_txen_n              | 5        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | safe_mode               | 7        | -        |                            |                                 |                        |           |          | . (10)                           |                              |              |
| T19                | NA              | mcbsp_clks              | 0        | ı        | L                          | L                               | 7                      | vdds      | Yes      | 4 (19)                           | PU100/<br>PD100              | LVCMOS       |
|                    |                 | cam_shutter             | 2        | 0        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | gpio_160                | 4        | 10       | _                          |                                 |                        |           |          |                                  |                              |              |
|                    |                 | uart1_cts<br>safe_mode  | 5<br>7   | - I      |                            |                                 |                        |           |          |                                  |                              |              |
| AB2                | NA              | etk_clk                 | 0        | 0        | Н                          | Н                               | 4                      | vdds      | Yes      | 4 <sup>(19)</sup>                | PU100/<br>PD100              | LVCMOS       |
|                    |                 | mcbsp5_clkx             | 1        | Ю        |                            |                                 |                        |           |          |                                  | 1 5 100                      |              |
|                    |                 | mmc3_clk                | 2        | 0        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | hsusb1_stp              | 3        | 0        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | gpio_12                 | 4        | IO       | _                          |                                 |                        |           |          |                                  |                              |              |
|                    |                 | mm1_rxdp                | 5        | 10       |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | hsusb1_tll_st<br>p      | 6        | ı        | -                          |                                 |                        |           |          |                                  |                              |              |
| AB3                | NIA             | hw_dbg0                 | 7        | 0        | Н                          | Н                               | 4                      |           | Vee      | 4 <sup>(19)</sup>                | PU100/                       | LVCMOS       |
| AB3                | NA              | etk_ctl                 | 0        | 0        | -                          |                                 | 4                      | vdds      | Yes      | 4(10)                            | PD100/<br>PD100              | LVCIMOS      |
|                    |                 | mmc3_cmd                | 2        | 10       |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | hsusb1_clk              | 3        | 0        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | gpio_13 hsusb1_tll_cl k | 6        | 0        | -                          |                                 |                        |           |          |                                  |                              |              |
|                    |                 | hw_dbg1                 | 7        | 0        |                            |                                 |                        |           |          |                                  |                              |              |
| AC3                | NA              | etk_d0                  | 0        | 0        | Н                          | Н                               | 4                      | vdds      | Yes      | 4 (19)                           | PU100/<br>PD100              | LVCMOS       |
|                    |                 | mcspi3_simo             | 1        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | mmc3_dat4               | 2        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | hsusb1_data<br>0        | 3        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | gpio_14                 | 4        | Ю        | 1                          |                                 |                        |           |          |                                  |                              |              |
|                    |                 | mm1_rxrcv               | 5        | Ю        | 1                          |                                 |                        |           |          |                                  |                              |              |
|                    |                 | hsusb1_tll_d<br>ata0    | 6        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | hw_dbg2                 | 7        | 0        | <u> </u>                   |                                 |                        |           |          |                                  |                              |              |
| AD4                | NA              | etk_d1                  | 0        | 0        | Н                          | Н                               | 4                      | vdds      | Yes      | 4 <sup>(19)</sup>                | PU100/<br>PD100              | LVCMOS       |
|                    |                 | mcspi3_somi             | 1        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |

<sup>(18)</sup> The capacity load range is [2 pf to 6 pF]. (19) The capacity load range is [2 pf to 6 pF].



|                    |                 | 1                             | 145.0 2  | Zi Buii ( |                            |                                 | To The                 | .)(7 (601 | imiaoa,  | T                                |                              |              |
|--------------------|-----------------|-------------------------------|----------|-----------|----------------------------|---------------------------------|------------------------|-----------|----------|----------------------------------|------------------------------|--------------|
| BALL<br>BOTTOM [1] | BALL TOP<br>[2] | PIN NAME<br>[3]               | MODE [4] | TYPE [5]  | BALL<br>RESET<br>STATE [6] | BALL<br>RESET REL.<br>STATE [7] | RESET REL.<br>MODE [8] | POWER [9] | HYS [10] | BUFFER<br>STRENG TH<br>(mA) [11] | PULLUP<br>/DOWN<br>TYPE [12] | IO CELL [13] |
|                    |                 | hsusb1_data<br>1              | 3        | Ю         |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | gpio_15                       | 4        | Ю         |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | mm1_txse0                     | 5        | Ю         |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | hsusb1_tll_d<br>ata1          | 6        | Ю         |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | hw_dbg3                       | 7        | 0         |                            |                                 |                        |           |          |                                  |                              |              |
| AD3                | NA              | etk_d2                        | 0        | 0         | Н                          | Н                               | 4                      | vdds      | Yes      | 4 <sup>(19)</sup>                | PU100/<br>PD100              | LVCMOS       |
|                    |                 | mcspi3_cs0                    | 1        | Ю         |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | hsusb1_data<br>2              | 3        | Ю         |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | gpio_16                       | 4        | Ю         |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | mm1_txdat                     | 5        | 10        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | hsusb1_tll_d<br>ata2          | 6        | Ю         |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | hw_dbg4                       | 7        | 0         |                            |                                 |                        |           |          | (40)                             |                              |              |
| AA3                | NA              | etk_d3                        | 0        | 0         | Н                          | Н                               | 4                      | vdds      | Yes      | 4 <sup>(19)</sup>                | PU100/<br>PD100              | LVCMOS       |
|                    |                 | mcspi3_clk                    | 1        | Ю         |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | mmc3_dat3<br>hsusb1_data<br>7 | 3        | 10        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 |                               |          |           |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | gpio_17                       | 4        | 10        | -                          |                                 |                        |           |          |                                  |                              |              |
|                    |                 | hsusb1_tll_d<br>ata7          | 6        | Ю         |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | hw_dbg5                       | 7        | 0         |                            |                                 |                        |           |          | (00)                             |                              |              |
| Y3                 | NA              | etk_d4                        | 0        | 0         | L                          | L                               | 4                      | vdds      | Yes      | 4 <sup>(20)</sup>                | PU100/<br>PD100              | LVCMOS       |
|                    |                 | mcbsp5_dr                     | 1        | Ţ         |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | mmc3_dat0                     | 2        | 10        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | hsusb1_data<br>4              | 3        | Ю         |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | gpio_18                       | 4        | 10        | -                          |                                 |                        |           |          |                                  |                              |              |
|                    |                 | hsusb1_tll_d<br>ata4          | 6        | Ю         |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | hw_dbg6                       | 7        | 0         |                            |                                 |                        |           |          | . (20)                           |                              |              |
| AB1                | NA              | etk_d5                        | 0        | 0         | _ L                        | L                               | 4                      | vdds      | Yes      | 4 <sup>(20)</sup>                | PU100/<br>PD100              | LVCMOS       |
|                    |                 | mcbsp5_fsx                    | 1        | 10        | _                          |                                 |                        |           |          |                                  |                              |              |
|                    |                 | mmc3_dat1<br>hsusb1_data      | 3        | 10        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | 5<br>gpio_19                  | 4        | IO        | -                          |                                 |                        |           |          |                                  |                              |              |
|                    |                 | hsusb1_tll_d<br>ata5          | 6        | 10        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | hw_dbg7                       | 7        | 0         |                            |                                 |                        |           |          |                                  |                              |              |
| AE3                | NA              | etk_d6                        | 0        | 0         | L                          | L                               | 4                      | vdds      | Yes      | 4 (20)                           | PU100/<br>PD100              | LVCMOS       |
|                    |                 | mcbsp5_dx                     | 1        | Ю         | 1                          |                                 |                        |           |          |                                  |                              |              |
|                    |                 | mmc3_dat2                     | 2        | Ю         | 1                          |                                 |                        |           |          |                                  |                              |              |
|                    |                 | hsusb1_data                   | 3        | Ю         |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | gpio_20                       | 4        | Ю         | 1                          |                                 |                        |           |          |                                  |                              |              |
|                    |                 | hsusb1_tll_d<br>ata6          | 6        | Ю         |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | hw_dbg8                       | 7        | 0         |                            |                                 |                        |           |          |                                  |                              |              |
| AD2                | NA              | etk_d7                        | 0        | 0         | L                          | L                               | 4                      | vdds      | Yes      | 4 <sup>(20)</sup>                | PU100/<br>PD100              | LVCMOS       |
|                    |                 | mcspi3_cs1                    | 1        | 0         |                            |                                 |                        |           |          |                                  |                              |              |

(20) The capacity load range is [2 pf to 6 pF].



| BALL<br>BOTTOM [1] | BALL TOP<br>[2] | PIN NAME<br>[3]          | MODE [4] | TYPE [5] | BALL<br>RESET<br>STATE [6] | BALL<br>RESET REL.<br>STATE [7] | RESET REL.<br>MODE [8] | POWER [9] | HYS [10] | BUFFER<br>STRENG TH<br>(mA) [11] | PULLUP<br>/DOWN<br>TYPE [12] | IO CELL [13] |
|--------------------|-----------------|--------------------------|----------|----------|----------------------------|---------------------------------|------------------------|-----------|----------|----------------------------------|------------------------------|--------------|
|                    |                 | mmc3_dat7                | 2        | Ю        |                            |                                 |                        |           | <u> </u> |                                  |                              |              |
|                    | l<br>           | hsusb1_data              | 3        | Ю        |                            |                                 |                        |           | ļ<br>    |                                  |                              |              |
|                    | '<br>           | gpio_21                  | 4        | Ю        |                            |                                 |                        |           | ]        |                                  |                              |              |
|                    | '<br>           | mm1_txen_n               | 5        | Ю        | _                          |                                 |                        |           | ]        |                                  |                              |              |
|                    | !<br>           | hsusb1_tll_d<br>ata3     | 6        | Ю        |                            |                                 |                        |           | <br>     |                                  |                              |              |
|                    |                 | hw_dbg9                  | 7        | 0        | 1                          |                                 | I                      |           | l<br>    |                                  |                              |              |
| AA4                | NA              | etk_d8                   | 0        | 0        | L                          | L                               | 4                      | vdds      | Yes      | 4 <sup>(20)</sup>                | PU100/<br>PD100              | LVCMOS       |
|                    | l<br>           | sys_drm_ms<br>ecure      | 1        | 0        |                            |                                 |                        |           | ]        |                                  |                              |              |
|                    | '<br>           | mmc3_dat6                | 2        | 10       | 1                          |                                 |                        |           | ]<br>    |                                  |                              |              |
|                    | ı<br>İ          | hsusb1_dir               | 3        | I        | _                          |                                 |                        |           | <br>     |                                  |                              |              |
| ļ                  | ı<br>İ          | gpio_22                  | 4        | 10       | _                          |                                 |                        |           | <br>     |                                  |                              |              |
|                    | l<br>           | hsusb1_tll_di<br>r       | 6        | 0        | _                          |                                 |                        |           | ļ<br>    |                                  |                              |              |
|                    |                 | hw_dbg10                 | 7        | 0        |                            | -                               |                        |           | l        | W                                |                              |              |
| V2                 | NA              | etk_d9                   | 0        | 0        | L                          | L                               | 4                      | vdds      | Yes      | 4 (21)                           | PU100/<br>PD100              | LVCMOS       |
|                    | !<br>           | sys_secure_i<br>ndicator | 1        | 0        | -                          |                                 |                        |           | <br>     |                                  |                              |              |
| ,                  | '<br>           | mmc3_dat5                | 2        | 10       | _                          |                                 |                        |           | ]<br>    |                                  |                              |              |
|                    | '<br>           | hsusb1_nxt               | 3        | I        | _                          |                                 |                        |           | ]<br>    |                                  |                              |              |
|                    | '<br>           | gpio_23                  | 4        | 10       | _                          |                                 |                        |           | l<br>!   |                                  |                              |              |
| ļ                  | ı<br>İ          | mm1_rxdm                 | 5        | 10       | -                          |                                 |                        |           | <br>     |                                  |                              |              |
|                    | ·<br>           | hsusb1_tll_n<br>xt       | 6        | 0        | _                          |                                 |                        |           | <br>     |                                  |                              |              |
|                    |                 | hw_dbg11                 | 7        | 0        |                            | -                               |                        |           | l        | ***                              |                              |              |
| AE4                | NA              | etk_d10                  | 0        | 0        | L                          | L                               | 4                      | vdds      | Yes      | 4 <sup>(21)</sup>                | PU100/<br>PD100              | LVCMOS       |
|                    | '<br>           | uart1_rx                 | 2        | 1        | _                          |                                 |                        |           | ]        |                                  |                              |              |
|                    | '<br>           | hsusb2_clk               | 3        | 0        | _                          |                                 |                        |           | l<br>!   |                                  |                              |              |
| ļ                  | '<br>           | gpio_24                  | 4        | 10       | -                          |                                 |                        |           | ]        |                                  |                              |              |
|                    | l<br>           | hsusb2_tll_cl<br>k       | 6        | 0        | -                          |                                 |                        |           | ļ        |                                  |                              |              |
|                    |                 | hw_dbg12                 | 7        | 0        | <u> </u>                   | <del>  .  </del>                | <u> </u>               |           | l        | . (24)                           |                              | 11/2011      |
| AF6                | NA              | etk_d11                  | 0        | 0        | L                          | L                               | 4                      | vdds      | Yes      | 4 <sup>(21)</sup>                | PU100/<br>PD100              | LVCMOS       |
|                    | '<br>           | hsusb2_stp               | 3        | 0        | _                          |                                 |                        |           | l<br>!   |                                  |                              |              |
| ļ                  | ı<br>İ          | gpio_25                  | 4        | 10       | _                          |                                 |                        |           | <br>     |                                  |                              |              |
|                    | ·<br>           | mm2_rxdp                 | 5        | 10       | -                          |                                 |                        |           | l<br>I   |                                  |                              |              |
|                    | ·<br>           | hsusb2_tll_st<br>p       | 6        | ı        | _                          |                                 |                        |           | <br>     |                                  |                              |              |
| .=-                |                 | hw_dbg13                 | 7        | 0        | <u> </u>                   | <del>  .  </del>                | <u> </u>               |           | l        | ./24                             |                              | 11/2011      |
| AE6                | NA              | etk_d12                  | 0        | 0        | L                          | L                               | 4                      | vdds      | Yes      | 4 <sup>(21)</sup>                | PU100/<br>PD100              | LVCMOS       |
|                    | '<br>           | hsusb2_dir               | 3        | I        | _                          |                                 |                        |           | l<br>!   |                                  |                              |              |
|                    | ı<br>İ          | gpio_26                  | 4        | IO -     | _                          |                                 |                        |           | <br>     |                                  |                              |              |
|                    | )<br>           | hsusb2_tll_di<br>r       | 6        | 0        |                            |                                 |                        |           | ļ        |                                  |                              |              |
|                    |                 | hw_dbg14                 | 7        | 0        |                            |                                 | I                      |           | l<br>    |                                  |                              |              |
| AF7                | NA              | etk_d13                  | 0        | 0        | L                          | L                               | 4                      | vdds      | Yes      | 4 <sup>(21)</sup>                | PU100/<br>PD100              | LVCMOS       |
| ļ                  | ı<br>İ          | hsusb2_nxt               | 3        | I        | 1                          |                                 |                        |           | <br>     |                                  |                              |              |
|                    | ı<br>İ          | gpio_27                  | 4        | Ю        | _                          |                                 |                        |           | <br>     |                                  |                              |              |
|                    | '<br>           | mm2_rxdm                 | 5        | Ю        | _                          |                                 |                        |           | ]        |                                  |                              |              |
|                    | )<br>           | hsusb2_tll_n<br>xt       | 6        | 0        |                            |                                 |                        |           | ļ        |                                  |                              |              |
|                    |                 | hw_dbg15                 | 7        | 0        |                            |                                 | I                      | ·         | 1        | 1                                |                              |              |

(21) The capacity load range is [2 pf to 6 pF].



| BALL<br>BOTTOM [1] | BALL TOP<br>[2] | PIN NAME [3]                     | MODE [4] | TYPE [5] | BALL<br>RESET<br>STATE [6] | BALL<br>RESET REL.<br>STATE [7] | RESET REL.<br>MODE [8] | POWER [9] | HYS [10] | BUFFER<br>STRENG TH<br>(mA) [11] | PULLUP<br>/DOWN<br>TYPE [12] | IO CELL [13] |
|--------------------|-----------------|----------------------------------|----------|----------|----------------------------|---------------------------------|------------------------|-----------|----------|----------------------------------|------------------------------|--------------|
| AF9                | NA              | etk_d14                          | 0        | 0        | L                          | L                               | 4                      | vdds      | Yes      | 4 <sup>(21)</sup>                | PU100/<br>PD100              | LVCMOS       |
|                    |                 | hsusb2_data<br>0                 | 3        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | gpio_28                          | 4        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | mm2_rxrcv                        | 5        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | hsusb2_tll_d<br>ata0             | 6        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | hw_dbg16                         | 7        | 0        |                            |                                 |                        |           |          |                                  |                              |              |
| AE9                | NA              | etk_d15                          | 0        | 0        | L                          | L                               | 4                      | vdds      | Yes      | 4 <sup>(21)</sup>                | PU100/<br>PD100              | LVCMOS       |
|                    |                 | hsusb2_data<br>1                 | 3        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | gpio_29                          | 4        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | mm2_txse0                        | 5        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | hsusb2_tll_d<br>ata1             | 6        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | hw_dbg17                         | 7        | 0        |                            |                                 |                        |           |          |                                  |                              |              |
| Y15                | NA              | jtag_emu0                        | 0        | Ю        | Н                          | Н                               | 0                      | vdds      | Yes      | 4                                | PU100/<br>PD100              | LVCMOS       |
|                    |                 | gpio_11                          | 4        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | safe_mode                        | 7        | -        |                            |                                 |                        |           |          |                                  |                              |              |
| Y14                | NA              | jtag_emu1                        | 0        | Ю        | Н                          | Н                               | 0                      | vdds      | Yes      | 4                                | PU100/<br>PD100              | LVCMOS       |
|                    |                 | gpio_31                          | 4        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | safe_mode                        | 7        | -        |                            |                                 |                        |           |          |                                  |                              |              |
| U3                 | NA              | mcbsp3_clkx                      | 0        | Ю        | L                          | L                               | 7                      | vdds      | Yes      | 4 <sup>(22)</sup>                | PU100/<br>PD100              | LVCMOS       |
|                    |                 | uart2_tx                         | 1        | 0        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | gpio_142                         | 4        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | hsusb3_tll_d<br>ata6             | 5        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | safe_mode                        | 7        | -        |                            |                                 |                        |           |          |                                  |                              |              |
| N3                 | NA              | mcbsp3_dr                        | 0        | I        | L                          | L                               | 7                      | vdds      | Yes      | 4 <sup>(22)</sup>                | PU100/<br>PD100              | LVCMOS       |
|                    |                 | uart2_rts                        | 1        | 0        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | gpio_141                         | 4        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | hsusb3_tll_d<br>ata5             | 5        | Ю        | _                          |                                 |                        |           |          |                                  |                              |              |
| Do                 | NIA             | safe_mode                        | 7        | -        |                            |                                 | 7                      | data      | V        | 4(22)                            | DI I400/                     | 11/01/00     |
| P3                 | NA              | mcbsp3_dx                        | 0        | IO .     | L                          | L                               | 7                      | vdds      | Yes      | 4(22)                            | PU100/<br>PD100              | LVCMOS       |
|                    |                 | uart2_cts                        | 1        | 1        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | gpio_140<br>hsusb3_tll_d<br>ata4 | 5        | 10       | _                          |                                 |                        |           |          |                                  |                              |              |
|                    |                 | safe_mode                        | 7        | -        |                            |                                 |                        |           |          |                                  |                              |              |
| W3                 | NA              | mcbsp3_fsx                       | 0        | Ю        | L                          | L                               | 7                      | vdds      | Yes      | 4 <sup>(22)</sup>                | PU100/<br>PD100              | LVCMOS       |
|                    |                 | uart2_rx                         | 1        | I        |                            |                                 |                        |           |          |                                  | FD100                        |              |
|                    |                 | gpio_143                         | 4        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | hsusb3_tll_d<br>ata7             | 5        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | safe_mode                        | 7        | -        |                            |                                 |                        |           |          |                                  |                              |              |
| V3                 | NA              | mcbsp4_clkx                      | 0        | Ю        | L                          | L                               | 7                      | vdds      | Yes      | 4 (22)                           | PU100/<br>PD100              | LVCMOS       |
|                    |                 | gpio_152                         | 4        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | hsusb3_tll_d<br>ata1             | 5        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |                 | mm3_txse0                        | 6        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |

(22) The capacity load range is [2 pf to 6 pF].



| BALL<br>BOTTOM [1] | BALL TOP | PIN NAME<br>[3]      | MODE [4] | TYPE [5] | BALL<br>RESET<br>STATE [6] | BALL<br>RESET REL.<br>STATE [7] | RESET REL.<br>MODE [8] | POWER [9] | HYS [10] | BUFFER<br>STRENG TH<br>(mA) [11] | PULLUP<br>/DOWN<br>TYPE [12] | IO CELL [13] |
|--------------------|----------|----------------------|----------|----------|----------------------------|---------------------------------|------------------------|-----------|----------|----------------------------------|------------------------------|--------------|
|                    |          | safe_mode            | 7        | -        |                            |                                 |                        |           |          |                                  |                              |              |
| U4                 | NA       | mcbsp4_dr            | 0        | I        | L                          | L                               | 7                      | vdds      | Yes      | 4 (22)                           | PU100/<br>PD100              | LVCMOS       |
|                    |          | gpio_153             | 4        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |          | hsusb3_tll_d<br>ata0 | 5        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |          | mm3_rxrcv            | 6        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |          | safe_mode            | 7        | -        |                            |                                 |                        |           |          |                                  |                              |              |
| R3                 | NA       | mcbsp4_dx            | 0        | Ю        | L                          | L,                              | 7                      | vdds      | Yes      | 4 <sup>(22)</sup>                | PU100/<br>PD100              | LVCMOS       |
|                    |          | gpio_154             | 4        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |          | hsusb3_tll_d<br>ata2 | 5        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |          | mm3_txdat            | 6        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |          | safe_mode            | 7        | -        |                            |                                 |                        |           |          |                                  |                              |              |
| Т3                 | NA       | mcbsp4_fsx           | 0        | Ю        | L                          | L                               | 7                      | vdds      | Yes      | 4 (22)                           | PU100/<br>PD100              | LVCMOS       |
|                    |          | gpio_155             | 4        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |          | hsusb3_tll_d<br>ata3 | 5        | Ю        | =                          |                                 |                        |           |          |                                  |                              |              |
|                    |          | mm3_txen_n           | 6        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |          | safe_mode            | 7        |          |                            |                                 |                        |           |          |                                  |                              |              |
| M3                 | NA       | mmc2_dat5            | 0        | Ю        | L                          | L                               | 7                      | vdds      | Yes      | 4 <sup>(23)</sup>                | PU100/<br>PD100              | LVCMOS       |
|                    |          | mmc2_dir_da<br>t1    | 1        | 0        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |          | cam_global_r<br>eset | 2        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |          | mmc3_dat1            | 3        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |          | gpio_137             | 4        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |          | hsusb3_tll_st<br>p   | 5        | l        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |          | mm3_rxdp             | 6        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |          | safe_mode            | 7        | -        |                            |                                 |                        |           |          |                                  |                              |              |
| L3                 | NA       | mmc2_dat6            | 0        | 10       | L                          | L                               | 7                      | vdds      | Yes      | 4 (23)                           | PU100/<br>PD100              | LVCMOS       |
|                    |          | mmc2_dir_c<br>md     | 1        | 0        | =                          |                                 |                        |           |          |                                  |                              |              |
|                    |          | cam_shutter          | 2        | 0        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |          | mmc3_dat2            | 3        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |          | gpio_138             | 4        | Ю        | -                          |                                 |                        |           |          |                                  |                              |              |
|                    |          | hsusb3_tll_di<br>r   | 5        | 0        | =                          |                                 |                        |           |          |                                  |                              |              |
|                    |          | safe_mode            | 7        | -        |                            |                                 |                        |           |          | (00)                             |                              |              |
| K3                 | NA       | mmc2_dat7            | 0        | 10       | L                          | L                               | 7                      | vdds      | Yes      | 4 (23)                           | PU100/<br>PD100              | LVCMOS       |
|                    |          | mmc2_clkin           | 1        | ı        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |          | mmc3_dat3            | 3        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |          | gpio_139             | 4        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |          | hsusb3_tll_n<br>xt   | 5        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |          | mm3_rxdm             | 6        | Ю        | ]                          |                                 |                        |           |          |                                  |                              |              |
|                    |          | safe_mode            | 7        | -        |                            |                                 |                        |           |          |                                  |                              |              |
| W2                 | NA       | uart1_cts            | 0        | I        | L                          | L                               | 7                      | vdds      | Yes      | 4 <sup>(23)</sup>                | PU100/<br>PD100              | LVCMOS       |
|                    |          | gpio_150             | 4        | Ю        |                            |                                 |                        |           |          |                                  |                              |              |
|                    |          | hsusb3_tll_cl<br>k   | 5        | 0        | _                          |                                 |                        |           |          |                                  |                              |              |
|                    |          | safe_mode            | 7        | •        |                            |                                 |                        |           |          |                                  |                              |              |



|                                                                                                                                                                                                                                                |                                                                                                                                                                                              | I                                                         |          |          | 1                          | i istics (t                     |                        | , (       | itiiiucu)  |                                  |                              |              |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------|----------|----------|----------------------------|---------------------------------|------------------------|-----------|------------|----------------------------------|------------------------------|--------------|
| BALL<br>BOTTOM [1]                                                                                                                                                                                                                             | BALL TOP<br>[2]                                                                                                                                                                              | PIN NAME<br>[3]                                           | MODE [4] | TYPE [5] | BALL<br>RESET<br>STATE [6] | BALL<br>RESET REL.<br>STATE [7] | RESET REL.<br>MODE [8] | POWER [9] | HYS [10]   | BUFFER<br>STRENG TH<br>(mA) [11] | PULLUP<br>/DOWN<br>TYPE [12] | IO CELL [13] |
| AC21, D15,<br>G11, G18,<br>H20, M7,<br>M17, R20,<br>T7, Y8, Y12                                                                                                                                                                                | NA                                                                                                                                                                                           | vdd_core                                                  | 0        | PWR      | -                          | -                               | -                      | -         | -          | -                                | -                            | -            |
| D13, G9,<br>G12, H7,<br>K11, L9, M9,<br>M10, N7, N8,<br>P10, U7,<br>U11, U13,<br>V7, V11, W9,<br>Y9, Y11                                                                                                                                       | NA                                                                                                                                                                                           | vdd_mpu<br>_iva                                           | 0        | PWR      | -                          | -                               | -                      | -         | -          |                                  | -                            | -            |
| A18, AC7,<br>AC15, AC18,<br>AC24, AD20,<br>AE10, C11,<br>D9, E24, G4,<br>J15, J18, L7,<br>L24, M4, T4,<br>T24, W24,<br>Y4, L20,<br>AB24, AD18,<br>AD19                                                                                         | NA                                                                                                                                                                                           | vdds                                                      | 0        | PWR      | -                          | -                               | -                      | -         | -          | -                                | -                            | -            |
| U12                                                                                                                                                                                                                                            | NA                                                                                                                                                                                           | vdds_sram                                                 | 0        | PWR      | -                          | -                               | -                      | -         | -          | -                                | -                            | -            |
| K13                                                                                                                                                                                                                                            | NA                                                                                                                                                                                           | vdds_dpll_dll                                             | 0        | PWR      | -                          | -                               | -                      | -         | -          | -                                | -                            | -            |
| U14                                                                                                                                                                                                                                            | NA                                                                                                                                                                                           | vdds_dpll_pe<br>r                                         | 0        | PWR      | -                          | -                               | -                      | -         | <u>-</u> - | -                                | -                            | -            |
| W14                                                                                                                                                                                                                                            | NA                                                                                                                                                                                           | vdds_wkup_<br>bg                                          | 0        | PWR      | -                          | -                               | -                      | -         | -          | -                                | -                            | -            |
| N23, P23                                                                                                                                                                                                                                       | NA                                                                                                                                                                                           | vdds_mmc1,<br>vdds_mmc1a                                  | 0        | PWR      | -                          | -                               | -                      | -         | -          | -                                | -                            | -            |
| V25                                                                                                                                                                                                                                            | NA                                                                                                                                                                                           | vdda_dac                                                  | 0        | PWR      | -                          | -                               | -                      | -         | -          | -                                | -                            | -            |
| V24                                                                                                                                                                                                                                            | NA                                                                                                                                                                                           | vssa_dac                                                  | 0        | PWR      | -                          | -                               | -                      | -         | -          | -                                | -                            | -            |
| A6, A8, A13, AB5, AB22, AC10, AC10, AC16, AC19, AD14, AD25, AE7, AF23, B2, E25, C12, D7, D10, D12, D14, D18, D20, E22, G1, G8, G10, G20, E4, K15, K25, L10, L17, L19, L23, N4, N10, N17, R1, R4, R17, T23, U25, W1, W4, W23, Y7, Y10, Y16, Y26 | NA<br>NA                                                                                                                                                                                     | vss cap_vdd_wk                                            | 0        | GND      |                            |                                 | -                      | -         | -          |                                  | -                            | -            |
| K14, K20,<br>N9, AE19                                                                                                                                                                                                                          |                                                                                                                                                                                              | up, cap_vdd_sra m_core, cap_vdd_sra m_mpu _iva, cap_vdd_d |          | PWR      | -                          | -                               | -                      | -         | -          | -                                | -                            | -            |
| A1, L1, AF1,<br>T2, Y2, AE2,<br>AF4, AF5,<br>AF8, AF10,<br>AF12, AF13,<br>AF14, AF15,<br>AF17, AF16,<br>A20, AF21,<br>AF18, AF24,<br>AF22, A25,<br>AE25, AF25,<br>A26, B26,<br>K26, U26,<br>AE26, AF26                                         | A1, J1, AA1,<br>N2, T2, W2,<br>Y2, AA6, Y7,<br>Y9, AA10,<br>AA11, AA12,<br>AA13, Y14,<br>AA14, B16,<br>Y17, AA17,<br>Y19, AA19,<br>A20, Y20,<br>AA20, A21,<br>B21, H21,<br>P21, Y21,<br>AA21 | FeedThrough<br>Pins <sup>(24)</sup>                       | -        |          | -                          | -                               | -                      | -         | -          | •                                | -                            | -            |

(24) These signals are feed-through balls. For more information, refer to Section 2.5.10.



| BALL TOP PIN NAME    ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT   ACT |                    |   |            |          |          |       |            |   |           |          |           |       |              |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|---|------------|----------|----------|-------|------------|---|-----------|----------|-----------|-------|--------------|
| AT, A9, A10, A11, A12, A14, A14, A14, A17, A19, A21, A22, AA23, A823, A59, A672, A673, A672, A673, A673, A674, A673, A674, A673, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A67 | BALL<br>BOTTOM [1] |   |            | MODE [4] | TYPE [5] | RESET | RESET REL. |   | POWER [9] | HYS [10] | STRENG TH | /DOWN | IO CELL [13] |
| AT, A9, A10, A11, A12, A14, A14, A14, A17, A19, A21, A22, AA23, A823, A59, A672, A673, A672, A673, A673, A674, A673, A674, A673, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A674, A67 | A2, A4, A5,        | - | No Connect | -        | -        | -     | -          | - | -         | -        | -         | -     | -            |
| A11, A12, A14, A15, A14, A15, A14, A15, A14, A15, A14, A15, A14, A15, A14, A15, A17, A21, A22, A23, A22, A23, A22, A23, A22, A23, A22, A23, A22, A23, A22, A23, A22, A23, A24, A25, A27, A27, A27, A27, A27, A27, A27, A27                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | A7, A9, A10,       |   |            |          |          |       |            |   |           |          |           |       |              |
| A16, A17, A18, A21, A28, A20, A28, A20, A28, A20, A21, A21, A21, A22, A22, A22, A22, A22                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                    |   |            |          |          |       |            |   |           |          |           |       |              |
| A19, A21, A22, AA23, A623, AC3, A623, AC3, A623, AC3, AC4, AC17, AC20, AC22, AC23, AD9, AD11, AD12, AD11, AD12, AD13, AE1, AE1, AE1, AE1, AE1, AE1, AE1, AE1,                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | A14, A15,          |   |            |          |          |       |            |   |           |          |           |       |              |
| A22, A23, A23, A23, A23, A24, A24, A24, A24, A24, A24, A24, A24                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                    |   |            |          |          |       |            |   |           |          |           |       |              |
| AB23, AC9, AC12, AC13, AC14, AC17, AC23, AD9, AD11, AD12, AD11, AD12, AD11, AD12, AD13, AE1, AE8, AE1, AE8, AE1, AE1, AE8, AE1, AE1, BE1, BE1, BE1, BE1, BE1, BE1, BE1, B                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | A19, A21,          |   |            |          |          |       |            |   |           |          |           |       |              |
| AC12, AC13, AC14, AC17, AC20, AC22, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20, AC20,  | A22, AA23,         |   |            |          |          |       |            |   |           |          |           |       |              |
| AC14, AC17, AC20, AC22, AC5, AD5, AD5, AC6, AC6, AC6, AC6, AC6, AC6, AC6, AC6                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                    |   |            |          |          |       |            |   |           |          |           |       |              |
| AC20, AC22, AC23, AC23, AC23, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24, AC24,  |                    |   |            |          |          |       |            |   |           |          |           |       |              |
| AC23, AD9, AD11, AD12, AD13, AE1, AE1, AE1, AE1, AE1, AE1, AE1, AE1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | AC14, AC17,        |   |            |          |          |       |            |   |           |          |           |       |              |
| AD11, AD12, AD13, AD14, AD13, AD14, AD13, AD14, AD13, AD14, AD13, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14, AD14,  |                    |   |            |          |          |       |            |   |           |          |           |       |              |
| AD13, AE1, AE12, AE13, AE2, AE13, AF2, AE3, AF2, AE3, AF2, AE3, AF2, AE3, AF2, AE3, AF2, AE3, AF2, AE3, AF2, AE3, AF3, BB, BB, BB, BB, BB, BB, BB, BB, BB, BB                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                    |   |            |          |          |       |            |   |           |          |           |       |              |
| AES, AE13, AF2, AF3, AF2, AF3, AF2, AF3, AF2, AF3, AF1, B1, B7, B8, B9, B1, B1, B1, B15, B16, B17, B18, B19, B20, B21, B22, C7, C8, C9, C10, C13, C14, C15, C16, C19, C20, C22, D5, D6, D8, D11, D16, D17, D19, D27, D22, E23, F4, G7, G13, G14, G13, G14, G14, G15, G19, B1, H9, H9, H10, H11, H12, H13, H14, H15, H16, H17, H18, H19, H19, H19, H19, H19, H19, H19, H19, H19, H19, H19, H19, H19, H19, H19, H19, H19, H19, H19, H19, H19, H19, H19, H19, H19, H19, H19, H19, H19, H19, H19, H19, H19, H19, H19, H19, H19, H19, H19, H19, H19, H19, H19, H19, H19, H19, H19, H19, H19, H19, H19, H19, H19, H19, H19, H19, H19, H19, H19, H19, H19, H19, H19, H19, H19, H19, H19, H19, H19, H23, J3, J4, J7, J8, J4, J7, J8, J4, J7, J8, J4, J7, J8, J4, J7, J8, J4, J7, J8, J4, J7, J8, J4, J7, J8, J8, J9, J10, Z8, Z8, Z8, Z8, Z8, Z8, Z8, Z8, Z8, Z8,                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                    |   |            |          |          |       |            |   |           |          |           |       |              |
| AE12, AE13, AF1, B1, B7, 88, B9, B9, B10, B11, B15, B7, 88, B9, B10, B11, B16, B17, B18, B17, B18, B17, B18, B19, B20, B21, B22, C7, C8, C9, C10, C13, C14, C15, C16, C17, C18, C19, C20, C21, C22, C22, C5, C6, C9, C10, C13, C14, C15, C16, C17, C18, C19, C20, C21, C22, C22, C22, C22, C22, C22, C22                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                    |   |            |          |          |       |            |   |           |          |           |       |              |
| AF2, AF3, AF1, B1, B7, B8, B9, B10, B11, B1, B7, B8, B9, B10, B11, B12, B13, B13, B14, B15, B16, B17, B18, B19, B20, B21, B22, C7, C8, C9, C10, C13, C14, C15, C16, C17, C18, C22, C22, C2, C21, C22, C22, C22, C22,                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                    |   |            |          |          |       |            |   |           |          |           |       |              |
| AF11, B1, B7, B8, B9, B10, B11, B15, B16, B17, B18, B19, B11, B15, B16, B17, B18, B17, B18, B18, B17, B18, B17, B18, B18, B18, B18, B18, B18, B18, B18                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                    |   |            |          |          |       |            |   |           |          |           |       |              |
| 87, 88, 89, 810, 811, 812, 813, 814, 815, 816, 817, 818, 819, 819, 819, 819, 819, 820, 821, 822, 67, 63, 614, 616, 617, 618, 618, 619, 619, 619, 619, 619, 619, 619, 619                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                    |   |            |          |          |       |            |   |           |          |           |       |              |
| B10, B11, B15, B16, B16, B16, B16, B17, B18, B19, B20, B21, B12, B13, B14, B15, B18, B19, B20, B21, B22, C7, C8, C9, C10, C13, C14, C15, C16, C17, C18, C22, D5, O6, D8, D11, D16, D17, D19, D21, D22, E23, F4, G7, G13, G14, G15, G16, G17, G19, H6, H9, H10, H11, H12, H13, H14, H15, H16, H17, H18, H19, H23, J3, J4, J7, J8, J9, J10, J11, J12, J13, J14, J7, J8, J9, J10, J11, J12, J13, J14, J16, J17, H19, K20, K4, K7, K19, K23, R24, R25, R24, R25, R24, R25, R24, R25, R24, R25, R24, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R26, R26, R26, R26, R26, R26, R26                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                    |   |            |          |          |       |            |   |           |          |           |       |              |
| B12, B13, B14, B15, B16, B17, B18, B19, B20, B21, B22, C7, C8, C9, C10, C13, C14, C15, C16, C17, C18, C20, C21, C22, D5, D6, D8, D11, D16, D17, D19, D22, E23, F4, G7, G13, G14, G13, G14, G15, G16, G16, G17, G19, G19, G19, G19, G19, G19, G19, G19                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                    |   |            |          |          |       |            |   |           |          |           |       |              |
| B14, B15, B16, B17, B18, B19, B20, B21, B22, G7, C8, C9, C10, C13, C14, C15, C16, C17, C18, C16, C17, C18, C16, C17, C18, C19, C20, C21, C22, C22, C22, C22, C22, C22, C22                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                    |   |            |          |          |       |            |   |           |          |           |       |              |
| B16, B17, B18, B19, B20, B21, B22, C7, C8, C9, C10, C1, C14, C15, C16, C17 C18, C19, C20, C21, C22, D5, D6, D8, D11, D16, D17, D19, D21, D22, E23, F4, G7, G13, G14, G15, G16, G16, G17, G19, H6, H9, H10, H11, H12, H11, H12, H11, H14, H14, H14, H14, H14, H14, H14                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                    |   |            |          |          |       |            |   |           |          |           |       |              |
| B20, B21, B22, C7, C8, C9, C10, C13, C14, C15, C16, C17, C18, C19, C20, C21, C22, D5, D6, D8, D11, D16, D17, D19, D21, D22, E23, F4, G7, G13, G14, G15, G16, G17, G19, H8, H9, H10, H11, H12, H11, H12, H14, H15, H16, H17, H18, H17, H18, H17, H18, H19, H23, J3, J4, J7, J8, J9, J10, J11, J12, J13, J14, J16, J17, J19, J20, K4, K7, K8, K9, K10, K12, K16, K17, K19, K23, L8, M8, M23, N18, P2, P4, P24, R23, R24, R25, R26, R26, R26, R26, R26, R26, R26, R26                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                    |   |            |          |          |       |            |   |           |          |           |       |              |
| B22, C7, C8, C9, C10, C13, C14, C15, C16, C17, C18, C16, C17, C18, C19, C20, C21, C22, D5, D6, D8, D8, D11, D16, D17, D19, D21, D22, E23, F4, G7, G13, G14, G15, G16, G17, G19, H8, H9, H10, H11, H12, H113, H14, H15, H16, H17, H18, H19, H23, J3, J4, J7, J8, J9, J10, J11, J12, J13, J14, J16, J17, J19, J20, K4, K7, K8, K9, K10, K12, K16, K17, K19, K23, L8, M8, M23, N18, P2, P4, P24, R23, R24, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R26, R25, R26, R26, R25, R26, R26, R26, R26, R26, R26, R26, R26                                                                                                                                                                                                                              | B18, B19,          |   |            |          |          |       |            |   |           |          |           |       |              |
| C.G., C10, C13, C14, C15, C16, C17, C18, C19, C20, C21, C22, D5, D6, D8, D11, D16, D17, D19, D21, D22, E23, F4, G7, G13, G14, G15, G16, G16, G17, G19, H8, H9, H10, H11, H12, H13, H14, H15, H16, H17, H18, H19, H10, H11, H12, H13, H14, H15, H16, H17, H18, H19, H23, J3, J4, J7, J8, J9, J10, J11, J12, J13, J14, J16, J17, J19, J20, K4, K7, K8, K9, K10, K12, K16, K17, K19, K23, B8, M8, M23, N18, P2, P4, P24, R23, R24, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R26, R25, R26, R26, R25, R26, R26, R25, R26, R26, R25, R26, R26, R26, R26, R26, R26, R26, R26                                                                                                                                                                                                                                                                                                                                                                      | B20, B21,          |   |            |          |          |       |            |   |           |          |           |       |              |
| C13, C14, C15, C16, C17 C18, C19, C20, C21, C22, C25, C21, C22, C25, C22, C22, C22, C21, C22, C25, C21, C22, C25, C21, C22, C21, C22, C21, C22, C21, C22, C21, C22, C21, C22, C21, C22, C21, C22, C21, C22, C21, C21                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                    |   |            |          |          |       |            |   |           |          |           |       |              |
| C15, C16, C17, C18, C19, C20, C21, C22, D5, D8, D8, D8, D11, D16, D17, D19, D21, D22, E23, F4, G7, G13, G14, G15, G16, G17, G19, H8, H9, H10, H11, H12, H11, H12, H14, H15, H16, H17, H18, H19, H23, J3, J4, J7, J8, J9, J10, J11, J12, J11, J12, J13, J14, J16, J17, J19, J20, K4, K7, K8, K9, K10, K12, K16, K17, K19, K23, L8, M8, M23, N18, P2, P4, P24, R25, R26, R25, R26, R25, R26, R26, R25, R26, R25, R26, R26, R26, R27, R26, R27, R26, R27, R26, R27, R26, R27, R26, R27, R26, R27, R26, R27, R26, R27, R26, R26, R27, R26, R27, R26, R26, R26, R26, R26, R26, R26, R26                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                    |   |            |          |          |       |            |   |           |          |           |       |              |
| C17 C18, C19, C20, C21, C22, C5, D8, D8, D8, D1, D16, D11, D16, D17, D19, D21, D22, E23, F4, G7, G13, G14, G15, G16, G17, G19, H8, H9, H10, H11, H12, H13, H14, H16, H17, H18, H19, H23, J3, J4, J7, J8, J9, J10, J11, J12, J13, J14, J16, J17, J19, J20, K4, K7, K8, K9, K10, K12, K10, K12, K10, K12, K10, K12, K10, K12, K10, K12, K10, K12, K10, K12, K10, K12, K10, K12, K10, K12, K10, K12, K10, K12, K10, K12, K10, K12, K10, K12, K10, K12, K10, K12, K10, K12, K10, K12, K10, K12, K10, K12, K10, K12, K10, K12, K10, K12, K10, K12, K10, K12, K10, K12, K10, K12, K10, K12, K10, K12, K10, K12, K10, K12, K10, K12, K10, K12, K10, K12, K10, K12, K10, K12, K10, K12, K10, K12, K10, K12, K10, K12, K10, K12, K10, K12, K10, K12, K10, K12, K10, K12, K10, K12, K10, K12, K10, K12, K10, K12, K10, K12, K10, K12, K10, K12, K10, K12, K10, K12, K10, K12, K10, K12, K10, K12, K10, K12, K10, K12, K10, K12, K10, K12, K10, K12, K10, K12, K10, K12, K10, K12, K10, K12, K10, K12, K10, K12, K10, K12, K10, K12, K10, K12, K10, K12, K10, K12, K10, K12, K10, K12, K10, K12, K10, K12, K10, K12, K10, K12, K10, K12, K10, K12, K10, K12, K10, K12, K10, K12, K10, K12, K10, K12, K10, K12, K10, K12, K10, K12, K10, K12, K10, K12, K10, K12, K10, K12, K10, K12, K10, K12, K10, K12, K10, K12, K10, K12, K10, K12, K10, K12, K10, K12, K10, K12, K10, K12, K10, K12, K10, K12, K10, K12, K10, K12, K10, K12, K10, K12, K10, K12, K10, K12, K10, K12, K10, K12, K10, K12, K10, K12, K10, K12, K10, K12, K10, K12, K10, K12, K10, K12, K10, K12, K10, K12, K10, K12, K10, K12, K10, K10, K10, K10, K10, K10, K10, K10                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | C13, C14,          |   |            |          |          |       |            |   |           |          |           |       |              |
| C19, C20, C21, C22, D5, D6, D8, D11, D16, D17, D19, D21, D22, E23, F4, G7, G13, G14, G15, G16, G17, G19, H8, H9, H10, H11, H12, H11, H12, H14, H15, H16, H17, H18, H19, H23, J3, J4, J7, J8, J9, J10, J11, J12, J13, J14, J16, J17, J19, J20, K4, K7, K8, K9, K10, K12, K16, K17, K19, K23, L8, M8, M23, L8, M8, M23, N18, P2, P4, P24, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R26, R25, R26, R26, R25, R26, R26, R25, R26, R26, R25, R26, R25, R26, R26, R25, R26, R26, R25, R26, R26, R26, R26, R26, R26, R26, R26                                                                                                                                                                                                                                                                                                                            |                    |   |            |          |          |       |            |   |           |          |           |       |              |
| C21, C22, D5, D6, D8, D1, D16, D9, D1, D16, D17, D19, D21, D22, E23, F4, G7, G13, G14, G15, G16, G17, G19, H8, H9, H10, H11, H12, H13, H14, H16, H16, H17, H18, H19, H23, J3, J4, J7, J8, J9, J10, J11, J12, J13, J14, J14, J15, J16, J17, J19, J20, K4, K7, K8, K9, K10, K12, K16, K17, K19, K23, L8, M8, M23, N18, P2, P44, P24, R23, R24, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R25, R26, R26, R25, R26, R26, R25, R26, R26, R25, R26, R26, R25, R26, R26, R26, R26, R26, R26, R26, R26                                                                                                                                                                                                                                                                                                                                                                                                                                     |                    |   |            |          |          |       |            |   |           |          |           |       |              |
| D5, D6, D8, D11, D16, D17, D19, D22, E23, F4, G7, G13, G14, G15, G16, G17, G19, H8, H9, H10, H11, H12, H11, H12, H14, H15, H16, H17, H18, H19, H23, J3, J4, J7, J8, J9, J10, J11, J12, J13, J14, J16, J17, J19, J20, K4, K7, K8, K9, K10, K12, K16, K17, K19, K23, L8, M8, M23, N18, P2, P4, P24, R23, R24, R25, R26, R26, R26, R26, R26, R26, R26, R26                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | C19, C20,          |   |            |          |          |       |            |   |           |          |           |       |              |
| D11, D16, D17, D19, D21, D22, E23, F4, G7, G13, G14, G15, G16, G17, G19, H8, H9, H10, H11, H12, H13, H14, H15, H16, H17, H18, H19, H23, J3, J4, J7, J8, J9, J10, J11, J12, J13, J14, J11, J12, J13, J14, J14, J15, H16, H17, H19, H20, J11, J12, J13, J14, J15, J16, J17, J19, J20, K4, K7, K8, K9, K10, K12, K16, K17, K19, K23, L8, M8, M23, N18, P2, P4, P24, R23, R24, R25, R26, R25, R26, R26, R26, R26, R26, R26, R26, R26                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                    |   |            |          |          |       |            |   |           |          |           |       |              |
| D17, D19, D21, D22, E23, F4, G7, G13, G14, G15, G16, G17, G19, H8, H9, H10, H11, H12, H13, H14, H15, H16, H17, H18, H19, H23, J3, J4, J7, J8, J9, J10, J11, J12, J13, J14, J16, J17, J19, J20, K4, K7, K8, K9, K10, K12, K16, K17, K19, K23, L8, M8, M23, N18, P2, P4, P24, R23, R24, R25, R26, T25, T26, U23, V4, W12,                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                    |   |            |          |          |       |            |   |           |          |           |       |              |
| D21, D22, E23, F4, G7, G13, G14, G15, G16, G16, G17, G19, H8, H9, H10, H11, H12, H113, H14, H15, H16, H17, H18, H19, H23, J3, J4, J7, J8, J9, J10, J11, J12, J113, J14, J16, J17, J19, J20, K4, K7, K8, K9, K10, K12, K16, K17, K19, K23, L8, M8, M23, N18, P2, P4, P24, R23, R24, R25, R26, T25, T26, U23, V4, W12,                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                    |   |            |          |          |       |            |   |           |          |           |       |              |
| E23, F4, G7, G13, G14, G15, G16, G17, G19, H8, H9, H10, H11, H12, H114, H15, H16, H17, H18, H19, H23, J3, J4, J7, J8, J9, J10, J11, J12, J13, J14, J16, J17, J19, J20, K4, K7, K8, K9, K10, K12, K16, K17, K16, K17, K17, K18, K19, K10, K12, K16, K17, K19, K23, L8, M8, M23, N18, P2, P4, P24, R23, R24, R25, R26, T25, T26, U23, V4, W12,                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                    |   |            |          |          |       |            |   |           |          |           |       |              |
| G13, G14, G15, G16, G17, G19, H8, H9, H10, H11, H12, H13, H14, H15, H16, H17, H18, H19, H23, J3, J4, J7, J8, J9, J10, J11, J12, J13, J14, J16, J17, J19, J20, K4, K7, K8, K9, K10, K12, K17, K19, K23, L8, M8, M23, N18, P2, P4, P24, R23, R24, R25, R26, T25, T26, U23, V4, W12,                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                    |   |            |          |          |       |            |   |           |          |           |       |              |
| G15, G16, G17, G19, H8, H9, H10, H11, H12, H11, H12, H14, H15, H16, H17, H18, H19, H23, J3, J4, J7, J8, J9, J10, J11, J12, J13, J14, J16, J17, J19, J20, K4, K7, K8, K9, K10, K12, K10, K12, K10, K12, K10, K12, K10, K12, K10, K12, K10, K12, K10, K12, K10, K12, K10, K12, K10, K12, K10, K12, K10, K12, K10, K12, K10, K12, K10, K12, K10, K12, K10, K12, K10, K12, K10, K12, K10, K12, K10, K12, K10, K12, K10, K12, K10, K12, K10, K12, K10, K12, K10, K12, K10, K12, K10, K12, K10, K10, K10, K10, K10, K10, K10, K10                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | G13 G14            |   |            |          |          |       |            |   |           |          |           |       |              |
| G17, G19, H8, H9, H10, H11, H12, H13, H14, H15, H16, H17, H18, H19, H23, J3, J4, J7, J8, J9, J10, J11, J12, J11, J12, J13, J14, J16, J17, J19, J20, K4, K7, K8, K9, K10, K12, K16, K17, K19, K23, L8, M8, M23, N18, P2, P4, P24, R25, R26, T25, T26, U23, V4, W12,                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | G15, G16           |   |            |          |          |       |            |   |           |          |           |       |              |
| H8, H9, H10, H11, H12, H13, H14, H15, H16, H17, H18, H19, H23, J3, J4, J7, J8, J9, J10, J11, J12, J13, J14, J16, J17, J19, J20, K4, K7, K8, K9, K10, K12, K16, K17, K19, K23, L8, M8, M23, N18, P2, P4, P24, R23, R24, R25, R26, T25, T26, U23, V4, W12,                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                    |   |            |          |          |       |            |   |           |          |           |       |              |
| H11, H12, H13, H14, H15, H16, H17, H18, H19, H23, J3, J4, J7, J8, J9, J10, J11, J12, J13, J14, J16, J17, J19, J20, K4, K7, K8, K9, K10, K12, K16, K17, K19, K23, L8, M8, M23, N18, P2, P4, P24, R23, R24, R25, R26, T25, T26, U23, V4, W12,                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                    |   |            |          |          |       |            |   |           |          |           |       |              |
| H13, H14, H15, H16, H17, H18, H19, H23, J3, J4, J7, J8, J9, J10, J11, J12, J13, J14, J16, J17, J19, J20, K4, K7, K8, K9, K10, K12, K16, K17, K19, K23, L8, M8, M23, N18, P2, P4, P24, R23, R24, R25, R26, T25, T26, U23, V4, W12,                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                    |   |            |          |          |       |            |   |           |          |           |       |              |
| H15, H16, H17, H18, H17, H18, H19, H23, J3, J4, J7, J8, J9, J10, J11, J12, J13, J14, J16, J17, J19, J20, K4, K7, K8, K9, K10, K12, K16, K17, K19, K23, L8, M8, M23, N18, P2, P4, P24, R23, R24, R25, R26, T25, T26, U23, V4, W12,                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | H13, H14,          |   |            |          |          |       |            |   |           |          |           |       |              |
| H17, H18, H19, H23, J3, J4, J7, J8, J9, J10, J11, J12, J13, J14, J16, J17, J19, J20, K4, K7, K8, K9, K10, K12, K16, K17, K19, K23, L8, M8, M23, N18, P2, P4, P24, R23, R24, R25, R26, T25, T26, U23, V4, W12,                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | H15, H16,          |   |            |          |          |       |            |   |           |          |           |       |              |
| J3, J4, J7, J8, J9, J10, J11, J12, J13, J14, J16, J17, J19, J20, K4, K7, K8, K9, K10, K12, K16, K17, K19, K23, L8, M8, M23, N18, P2, P4, P24, R23, R24, R25, R26, T25, T26, U23, V4, W12,                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | H17, H18,          |   |            |          |          |       |            |   |           |          |           |       |              |
| J8, J9, J10, J11, J12, J13, J14, J16, J17, J19, J20, K4, K7, K8, K9, K10, K12, K16, K17, K19, K23, L8, M8, M23, N18, P2, P4, P24, R23, R24, R25, R26, T25, T26, U23, V4, W12,                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                    |   |            |          |          |       |            |   |           |          |           |       |              |
| J11, J12,<br>J13, J14,<br>J16, J17,<br>J19, J20, K4,<br>K7, K8, K9,<br>K10, K12,<br>K16, K17,<br>K19, K23,<br>L8, M8, M23,<br>N18, P2, P4,<br>P24, R23,<br>R24, R25,<br>R26, T25,<br>T26, U23,<br>V4, W12,                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                    |   |            |          |          |       |            |   |           |          |           |       |              |
| J13, J14,<br>J16, J17,<br>J19, J20, K4,<br>K7, K8, K9,<br>K10, K12,<br>K16, K17,<br>K19, K23,<br>L8, M8, M23,<br>N18, P2, P4,<br>P24, R23,<br>R24, R25,<br>R26, T25,<br>T26, U23,<br>V4, W12,                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                    |   |            |          |          |       |            |   |           |          |           |       |              |
| J16, J17, J19, J20, K4, K7, K8, K9, K10, K12, K16, K17, K19, K23, L8, M8, M23, N18, P2, P4, P24, R23, R24, R25, R26, T25, T26, U23, V4, W12,                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                    |   |            |          |          |       |            |   |           |          |           |       |              |
| J19, J20, K4, K7, K8, K9, K10, K12, K16, K17, K19, K23, L8, M8, M23, N18, P2, P4, P24, R23, R24, R25, R26, T25, T26, U23, V4, W12,                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                    |   |            |          |          |       |            |   |           |          |           |       |              |
| K7, K8, K9, K10, K12, K16, K17, K19, K23, L8, M8, M23, N18, P2, P4, P24, R23, R24, R25, R26, T25, T26, U23, V4, W12,                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                    |   |            |          |          |       |            |   |           |          |           |       |              |
| K10, K12, K16, K17, K19, K23, L8, M8, M23, N18, P2, P4, P24, R23, R24, R25, R26, T25, T26, U23, V4, W12,                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                    |   |            |          |          |       |            |   |           |          |           |       |              |
| K16, K17, K19, K23, L8, M8, M23, N18, P2, P4, P24, R23, R24, R25, R26, T25, T26, U23, V4, W12,                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                    |   |            |          |          |       |            |   |           |          |           |       |              |
| K19, K23,<br>L8, M8, M23,<br>N18, P2, P4,<br>P24, R23,<br>R24, R25,<br>R26, T25,<br>T26, U23,<br>V4, W12,                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                    |   |            |          |          |       |            |   |           |          |           |       |              |
| L8, M8, M23,<br>N18, P2, P4,<br>P24, R23,<br>R24, R25,<br>R26, T25,<br>T26, U23,<br>V4, W12,                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                    |   |            |          |          |       |            |   |           |          |           |       |              |
| N18, P2, P4, P24, R23, R24, R25, R26, T25, T26, U23, V4, W12,                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                    |   |            |          |          |       |            |   |           |          |           |       |              |
| P24, R23,<br>R24, R25,<br>R26, T25,<br>T26, U23,<br>V4, W12,                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                    |   |            |          |          |       |            |   |           |          |           |       |              |
| R24, R25,<br>R26, T25,<br>T26, U23,<br>V4, W12,                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                    |   |            |          |          |       |            |   |           |          |           |       |              |
| R26, T25,<br>T26, U23,<br>V4, W12,                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | R24, R25.          |   |            |          |          |       |            |   |           |          |           |       |              |
| T26, U23, V4, W12, V1, W12, V2, W12, V3, W12, V4, W12, V4, W12, V4, W12, V4, W12, V4, W12, V4, W12, V4, W12, V4, W12, V4, W12, V4, W12, V4, W12, V4, W12, V4, W12, V4, W12, V4, W12, V4, W12, V4, W12, V4, W12, V4, W12, V4, W12, V4, W12, V4, W12, V4, W12, V4, W12, V4, W12, V4, W12, V4, W12, V4, W12, V4, W12, V4, W12, V4, W12, V4, W12, V4, W12, V4, W12, V4, W12, V4, W12, V4, W12, V4, W12, V4, W12, V4, W12, V4, W12, V4, W12, V4, W12, V4, W12, V4, W12, V4, W12, V4, W12, V4, W12, V4, W12, V4, W12, V4, W12, V4, W12, V4, W12, V4, W12, V4, W12, V4, W12, V4, W12, V4, W12, V4, W12, V4, W12, V4, W12, V4, W12, V4, W12, V4, W12, V4, W12, V4, W12, V4, W12, V4, W12, V4, W12, V4, W12, V4, W12, V4, W12, V4, W12, V4, W12, V4, W12, V4, W12, V4, W12, V4, W12, V4, W12, V4, W12, W12, W12, W12, W12, W12, W12, W12                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                    |   |            |          |          |       |            |   |           |          |           |       |              |
| V4, W12,                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                    |   |            |          |          |       |            |   |           |          |           |       |              |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | V4, W12,           |   |            |          |          |       |            |   |           |          |           |       |              |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                    |   |            |          |          |       |            |   |           |          |           |       |              |

#### Table 2-3. Ball Characteristics (CUS Pkg.)

| BALL<br>BOTTOM [1] | BALL TOP [2] | PIN NAME [3] | MODE [4] | TYPE [5] |   | BALL RESET<br>REL. STATE<br>[7] | RESET REL.<br>MODE [8] | POWER [9] | HYS [10] | BUFFER<br>STRENG TH<br>(mA) [11] | PULLUP<br>/DOWN TYPE<br>[12] |
|--------------------|--------------|--------------|----------|----------|---|---------------------------------|------------------------|-----------|----------|----------------------------------|------------------------------|
| D7                 | sdrc_d0      | 0            | Ю        | L        | Z | 0                               | vdds_ mem              | Yes       | 4        | PU/ PD                           | LVCMOS                       |
| C5                 | sdrc_d1      | 0            | Ю        | L        | Z | 0                               | vdds_ mem              | Yes       | 4        | PU/ PD                           | LVCMOS                       |
| C6                 | sdrc_d2      | 0            | Ю        | L        | Z | 0                               | vdds_ mem              | Yes       | 4        | PU/ PD                           | LVCMOS                       |
| B5                 | sdrc_d3      | 0            | Ю        | L        | Z | 0                               | vdds_ mem              | Yes       | 4        | PU/ PD                           | LVCMOS                       |
| D9                 | sdrc_d4      | 0            | Ю        | L        | Z | 0                               | vdds_ mem              | Yes       | 4        | PU/ PD                           | LVCMOS                       |
| D10                | sdrc_d5      | 0            | Ю        | L        | Z | 0                               | vdds_ mem              | Yes       | 4        | PU/ PD                           | LVCMOS                       |
| C7                 | sdrc_d6      | 0            | Ю        | L        | Z | 0                               | vdds_ mem              | Yes       | 4        | PU/ PD                           | LVCMOS                       |
| B7                 | sdrc_d7      | 0            | Ю        | L        | Z | 0                               | vdds_ mem              | Yes       | 4        | PU/ PD                           | LVCMOS                       |
| B11                | sdrc_d8      | 0            | Ю        | L        | Z | 0                               | vdds_ mem              | Yes       | 4        | PU/ PD                           | LVCMOS                       |



#### Table 2-3. Ball Characteristics (CUS Pkg.) (continued)

|                    |              |              | i abie 2-3 | . Dali Cii | aracteris               | iics (COS                       | Pkg.) (C               | ontinued  | )        |                                  |                              |
|--------------------|--------------|--------------|------------|------------|-------------------------|---------------------------------|------------------------|-----------|----------|----------------------------------|------------------------------|
| BALL<br>BOTTOM [1] | BALL TOP [2] | PIN NAME [3] | MODE [4]   | TYPE [5]   | BALL RESET<br>STATE [6] | BALL RESET<br>REL. STATE<br>[7] | RESET REL.<br>MODE [8] | POWER [9] | HYS [10] | BUFFER<br>STRENG TH<br>(mA) [11] | PULLUP<br>/DOWN TYPE<br>[12] |
| C12                | sdrc_d9      | 0            | Ю          | L          | Z                       | 0                               | vdds_ mem              | Yes       | 4        | PU/ PD                           | LVCMOS                       |
| B12                | sdrc_d10     | 0            | Ю          | L          | Z                       | 0                               | vdds_ mem              | Yes       | 4        | PU/ PD                           | LVCMOS                       |
| D13                | sdrc_d11     | 0            | Ю          | L          | Z                       | 0                               | vdds_ mem              | Yes       | 4        | PU/ PD                           | LVCMOS                       |
| C13                | sdrc_d12     | 0            | Ю          | L          | Z                       | 0                               | vdds_ mem              | Yes       | 4        | PU/ PD                           | LVCMOS                       |
| B14                | sdrc_d13     | 0            | Ю          | L          | Z                       | 0                               | vdds_ mem              | Yes       | 4        | PU/ PD                           | LVCMOS                       |
| A14                | sdrc_d14     | 0            | Ю          | L          | Z                       | 0                               | vdds_ mem              | Yes       | 4        | PU/ PD                           | LVCMOS                       |
| B15                | sdrc_d15     | 0            | Ю          | L          | Z                       | 0                               | vdds_ mem              | Yes       | 4        | PU/ PD                           | LVCMOS                       |
| C9                 | sdrc_d16     | 0            | Ю          | L          | Z                       | 0                               | vdds_ mem              | Yes       | 4        | PU/ PD                           | LVCMOS                       |
| E12                | sdrc_d17     | 0            | Ю          | L          | Z                       | 0                               | vdds_ mem              | Yes       | 4        | PU/ PD                           | LVCMOS                       |
| B8                 | sdrc_d18     | 0            | Ю          | L          | Z                       | 0                               | vdds_ mem              | Yes       | 4        | PU/ PD                           | LVCMOS                       |
| B9                 | sdrc_d19     | 0            | Ю          | L          | Z                       | 0                               | vdds_ mem              | Yes       | 4        | PU/ PD                           | LVCMOS                       |
| C10                | sdrc_d20     | 0            | Ю          | L          | Z                       | 0                               | vdds_ mem              | Yes       | 4        | PU/ PD                           | LVCMOS                       |
| B10                | sdrc_d21     | 0            | Ю          | L          | Z                       | 0                               | vdds_ mem              | Yes       | 4        | PU/ PD                           | LVCMOS                       |
| D12                | sdrc_d22     | 0            | Ю          | L          | Z                       | 0                               | vdds_ mem              | Yes       | 4        | PU/ PD                           | LVCMOS                       |
| E13                | sdrc_d23     | 0            | Ю          | L          | Z                       | 0                               | vdds_ mem              | Yes       | 4        | PU/ PD                           | LVCMOS                       |
| E15                | sdrc_d24     | 0            | Ю          | L          | Z                       | 0                               | vdds_ mem              | Yes       | 4        | PU/ PD                           | LVCMOS                       |
| D15                | sdrc_d25     | 0            | Ю          | L          | Z                       | 0                               | vdds_ mem              | Yes       | 4        | PU/ PD                           | LVCMOS                       |
| C15                | sdrc_d26     | 0            | Ю          | L          | Z                       | 0                               | vdds_ mem              | Yes       | 4        | PU/ PD                           | LVCMOS                       |
| B16                | sdrc_d27     | 0            | Ю          | L          | Z                       | 0                               | vdds_ mem              | Yes       | 4        | PU/ PD                           | LVCMOS                       |
| C16                | sdrc_d28     | 0            | Ю          | L          | Z                       | 0                               | vdds_ mem              | Yes       | 4        | PU/ PD                           | LVCMOS                       |
| D16                | sdrc_d29     | 0            | Ю          | L          | Z                       | 0                               | vdds_ mem              | Yes       | 4        | PU/ PD                           | LVCMOS                       |
| B17                | sdrc_d30     | 0            | Ю          | L          | Z                       | 0                               | vdds_ mem              | Yes       | 4        | PU/ PD                           | LVCMOS                       |
| B18                | sdrc_d31     | 0            | Ю          | L          | Z                       | 0                               | vdds_ mem              | Yes       | 4        | PU/ PD                           | LVCMOS                       |
| C18                | sdrc_ba0     | 0            | 0          | 0          | 0                       | 0                               | vdds_ mem              | No        | 4        | NA                               | LVCMOS                       |
| D18                | sdrc_ba1     | 0            | 0          | 0          | 0                       | 0                               | vdds_ mem              | No        | 4        | NA                               | LVCMOS                       |
| A4                 | sdrc_a0      | 0            | 0          | 0          | 0                       | 0                               | vdds_ mem              | No        | 4        | NA                               | LVCMOS                       |
| B4                 | sdrc_a1      | 0            | 0          | 0          | 0                       | 0                               | vdds_ mem              | No        | 4        | NA                               | LVCMOS                       |
| D6                 | sdrc_a2      | 0            | 0          | 0          | 0                       | 0                               | vdds_ mem              | No        | 4        | NA                               | LVCMOS                       |
| B3                 | sdrc_a3      | 0            | 0          | 0          | 0                       | 0                               | vdds_ mem              | No        | 4        | NA                               | LVCMOS                       |
| B2                 | sdrc_a4      | 0            | 0          | 0          | 0                       | 0                               | vdds_ mem              | No        | 4        | NA                               | LVCMOS                       |
| C3                 | sdrc_a5      | 0            | 0          | 0          | 0                       | 0                               | vdds_ mem              | No        | 4        | NA                               | LVCMOS                       |
| E3                 | sdrc_a6      | 0            | 0          | 0          | 0                       | 0                               | vdds_ mem              | No        | 4        | NA                               | LVCMOS                       |
| F6                 | sdrc_a7      | 0            | 0          | 0          | 0                       | 0                               | vdds_ mem              | No        | 4        | NA                               | LVCMOS                       |
| E10                | sdrc_a8      | 0            | 0          | 0          | 0                       | 0                               | vdds_ mem              | No        | 4        | NA                               | LVCMOS                       |
| E9                 | sdrc_a9      | 0            | 0          | 0          | 0                       | 0                               | vdds_ mem              | No        | 4        | NA                               | LVCMOS                       |
| E7                 | sdrc_a10     | 0            | 0          | 0          | 0                       | 0                               | vdds_ mem              | No        | 4        | NA                               | LVCMOS                       |
| G6                 | sdrc_a11     | 0            | 0          | 0          | 0                       | 0                               | vdds_ mem              | No        | 4        | NA                               | LVCMOS                       |
| G7                 | sdrc_a12     | 0            | 0          | 0          | 0                       | 0                               | vdds_ mem              | No        | 4        | NA                               | LVCMOS                       |
| F7                 | sdrc_a13     | 0            | 0          | 0          | 0                       | 0                               | vdds_ mem              | No        | 4        | NA                               | LVCMOS                       |
| F9                 | sdrc_a14     | 0            | 0          | 0          | 0                       | 0                               | vdds_ mem              | No        | 4        | NA                               | LVCMOS                       |
| A19                | sdrc_ncs0    | 0            | 0          | 1          | 1                       | 0                               | vdds_ mem              | No        | 4        | NA                               | LVCMOS                       |
| B19                | sdrc_ncs1    | 0            | 0          | 1          | 1                       | 0                               | vdds_ mem              | No        | 4        | NA                               | LVCMOS                       |
| A10                | sdrc_clk     | 0            | Ю          | L          | 0                       | 0                               | vdds_ mem              | Yes       | 4        | PU/ PD                           | LVCMOS                       |
| A11                | sdrc_nclk    | 0            | 0          | 1          | 1                       | 0                               | vdds_ mem              | No        | 4        | NA                               | LVCMOS                       |
| B20                | sdrc_cke0    | 0            | 0          | Н          | 1                       | 7                               | vdds_ mem              | Yes       | 4        | PU/ PD                           | LVCMOS                       |
|                    | safe_mode    | 7            |            |            |                         |                                 |                        |           |          |                                  |                              |
| C20                | sdrc_cke1    | 0            | 0          | Н          | 1                       | 7                               | vdds_ mem              | Yes       | 4        | PU/ PD                           | LVCMOS                       |
|                    | safe_mode    | 7            |            |            |                         |                                 |                        |           |          |                                  |                              |
| D19                | sdrc_nras    | 0            | 0          | 1          | 1                       | 0                               | vdds_ mem              | No        | 4        | NA                               | LVCMOS                       |
| C19                | sdrc_ncas    | 0            | 0          | 1          | 1                       | 0                               | vdds_ mem              | No        | 4        | NA                               | LVCMOS                       |
| A20                | sdrc_nwe     | 0            | 0          | 1          | 1                       | 0                               | vdds_ mem              | No        | 4        | NA                               | LVCMOS                       |
| B6                 | sdrc_dm0     | 0            | 0          | 0          | 0                       | 0                               | vdds_ mem              | No        | 4        | NA                               | LVCMOS                       |
| B13                | sdrc_dm1     | 0            | 0          | 0          | 0                       | 0                               | vdds_ mem              | No        | 4        | NA                               | LVCMOS                       |
| A7                 | sdrc_dm2     | 0            | 0          | 0          | 0                       | 0                               | vdds_ mem              | No        | 4        | NA                               | LVCMOS                       |
| A16                | sdrc_dm3     | 0            | 0          | 0          | 0                       | 0                               | vdds_ mem              | No        | 4        | NA                               | LVCMOS                       |
|                    |              | 1            | 1          | 1          | 1                       | 1                               |                        | 1         | 1        | 1                                |                              |



#### Table 2-3. Ball Characteristics (CUS Pkg.) (continued)

|                    |                  |              |          | <b>_</b> u u |                         | iics (Cos                       |                        | 0         | ,        |                                  |                              |
|--------------------|------------------|--------------|----------|--------------|-------------------------|---------------------------------|------------------------|-----------|----------|----------------------------------|------------------------------|
| BALL<br>BOTTOM [1] | BALL TOP [2]     | PIN NAME [3] | MODE [4] | TYPE [5]     | BALL RESET<br>STATE [6] | BALL RESET<br>REL. STATE<br>[7] | RESET REL.<br>MODE [8] | POWER [9] | HYS [10] | BUFFER<br>STRENG TH<br>(mA) [11] | PULLUP<br>/DOWN TYPE<br>[12] |
| A5                 | sdrc_dqs0        | 0            | Ю        | L            | Z                       | 0                               | vdds_ mem              | Yes       | 4        | PU/ PD                           | LVCMOS                       |
| A13                | sdrc_dqs1        | 0            | Ю        | L            | Z                       | 0                               | vdds_ mem              | Yes       | 4        | PU/ PD                           | LVCMOS                       |
| A8                 | sdrc_dqs2        | 0            | Ю        | L            | Z                       | 0                               | vdds_ mem              | Yes       | 4        | PU/ PD                           | LVCMOS                       |
| A17                | sdrc_dqs3        | 0            | Ю        | L            | Z                       | 0                               | vdds_ mem              | Yes       | 4        | PU/ PD                           | LVCMOS                       |
| K4                 | gpmc_a1          | 0            | 0        | L            | L                       | 7                               | vdds_ mem              | Yes       | 4        | PU/ PD                           | LVCMOS                       |
|                    | gpio_34          | 4            | Ю        |              |                         |                                 |                        |           |          |                                  |                              |
|                    | safe_mode        | 7            |          |              |                         |                                 |                        |           |          |                                  |                              |
| K3                 | gpmc_a2          | 0            | 0        | L            | L                       | 7                               | vdds_ mem              | Yes       | 4        | PU/ PD                           | LVCMOS                       |
|                    | gpio_35          | 4            | Ю        |              |                         |                                 |                        |           |          |                                  |                              |
|                    | safe_mode        | 7            |          |              |                         |                                 |                        |           |          |                                  |                              |
| K2                 | gpmc_a3          | 0            | 0        | L            | L                       | 7                               | vdds_ mem              | Yes       | 4        | PU/ PD                           | LVCMOS                       |
|                    | gpio_36          | 4            | Ю        |              |                         |                                 |                        |           |          |                                  |                              |
|                    | safe_mode        | 7            |          | 1            |                         |                                 |                        |           |          |                                  |                              |
| J4                 | gpmc_a4          | 0            | 0        | L            | L                       | 7                               | vdds_ mem              | Yes       | 4        | PU/ PD                           | LVCMOS                       |
|                    | gpio_37          | 4            | Ю        |              |                         |                                 |                        |           |          |                                  |                              |
|                    | safe_mode        | 7            |          |              |                         |                                 |                        |           |          |                                  |                              |
| J3                 | gpmc_a5          | 0            | 0        | L            | L                       | 7                               | vdds_ mem              | Yes       | 4        | PU/ PD                           | LVCMOS                       |
|                    | gpio_38          | 4            | Ю        |              |                         |                                 |                        |           |          |                                  |                              |
|                    | safe_mode        | 7            |          |              |                         |                                 |                        |           |          |                                  |                              |
| J2                 | gpmc_a6          | 0            | 0        | Н            | Н                       | 7                               | vdds_ mem              | Yes       | 4        | PU/ PD                           | LVCMOS                       |
|                    | gpio_39          | 4            | Ю        |              |                         |                                 |                        |           |          |                                  |                              |
|                    | safe_mode        | 7            |          |              |                         |                                 |                        |           |          |                                  |                              |
| J1                 | gpmc_a7          | 0            | 0        | Н            | Н                       | 7                               | vdds_ mem              | Yes       | 4        | PU/ PD                           | LVCMOS                       |
|                    | gpio_40          | 4            | 10       | · ·          |                         | ,                               | vaas_ mem              | 100       | -        | 0,15                             | LVOMOG                       |
|                    | safe_mode        | 7            |          |              |                         |                                 |                        |           |          |                                  |                              |
| H1                 | gpmc_a8          | 0            | 0        | Н            | Н                       | 7                               | vdds_ mem              | Yes       | 4        | PU/ PD                           | LVCMOS                       |
|                    | gpio_41          | 4            | 10       | -            |                         | <b>'</b>                        | vuus_ mem              | 163       | 7        | 1 0/1 0                          | LVOIVIOO                     |
|                    | safe_mode        | 7            | 10       |              |                         |                                 |                        |           |          |                                  |                              |
| H2                 | gpmc_a9          | 0            | 0        | Н            | Н                       | 7                               | vdds_ mem              | Yes       | 4        | PU/ PD                           | LVCMOS                       |
| 112                | sys_<br>ndmareq2 | 1            | ı        |              |                         | ,                               | vuus_ mem              | 165       | 4        | F 0/ F D                         | LVCINOS                      |
|                    | gpio_42          | 4            | Ю        |              |                         |                                 |                        |           |          |                                  |                              |
|                    | safe mode        | 7            |          |              |                         |                                 |                        |           |          |                                  |                              |
| G2                 | gpmc_a10         | 0            | 0        | Н            | Н                       | 7                               | vdds_ mem              | Yes       | 4        | PU/ PD                           | LVCMOS                       |
|                    | sys_<br>ndmareq3 | 1            | ļ        |              |                         |                                 |                        |           |          |                                  |                              |
|                    | gpio_43          | 4            | Ю        |              |                         |                                 |                        |           |          |                                  |                              |
|                    | safe_mode        | 7            |          |              |                         |                                 |                        |           |          |                                  |                              |
| L2                 | gpmc_d0          | 0            | Ю        | Н            | Н                       | 0                               | vdds_ mem              | Yes       | 4        | PU/ PD                           | LVCMOS                       |
| M1                 | gpmc_d1          | 0            | Ю        | Н            | Н                       | 0                               | vdds_ mem              | Yes       | 4        | PU/ PD                           | LVCMOS                       |
| M2                 | gpmc_d2          | 0            | Ю        | Н            | Н                       | 0                               | vdds_ mem              | Yes       | 4        | PU/ PD                           | LVCMOS                       |
| N2                 | gpmc_d3          | 0            | Ю        | Н            | Н                       | 0                               | vdds_ mem              | Yes       | 4        | PU/ PD                           | LVCMOS                       |
| M3                 | gpmc_d4          | 0            | Ю        | Н            | Н                       | 0                               | vdds_ mem              | Yes       | 4        | PU/ PD                           | LVCMOS                       |
| P1                 | gpmc_d5          | 0            | Ю        | Н            | Н                       | 0                               | vdds_ mem              | Yes       | 4        | PU/ PD                           | LVCMOS                       |
| P2                 | gpmc_d6          | 0            | Ю        | Н            | Н                       | 0                               | vdds_ mem              | Yes       | 4        | PU/ PD                           | LVCMOS                       |
| R1                 | gpmc_d7          | 0            | Ю        | Н            | Н                       | 0                               | vdds_ mem              | Yes       | 4        | PU/ PD                           | LVCMOS                       |
| R2                 | gpmc_d8          | 0            | Ю        | Н            | Н                       | 0                               | vdds_ mem              | Yes       | 4        | PU/ PD                           | LVCMOS                       |
|                    | gpio_44          | 4            | Ю        | 1            |                         |                                 |                        |           |          |                                  |                              |
|                    | safe_mode        | 7            |          | 1            |                         |                                 |                        |           |          |                                  |                              |
| T2                 | gpmc_d9          | 0            | Ю        | Н            | Н                       | 0                               | vdds_ mem              | Yes       | 4        | PU/ PD                           | LVCMOS                       |
| -                  | gpio_45          | 4            | 10       | †            | -                       |                                 |                        |           |          |                                  |                              |
|                    | safe_mode        | 7            |          | 1            |                         |                                 |                        |           |          |                                  |                              |
| U1                 | gpmc_d10         | 0            | Ю        | Н            | Н                       | 0                               | vdds_ mem              | Yes       | 4        | PU/ PD                           | LVCMOS                       |
|                    | gpio_46          | 4            | 10       | 1            | [ ]                     |                                 | . 335_ 1110111         | . 33      |          | 3, . 5                           |                              |
|                    | safe_mode        | 7            |          | -            |                         |                                 |                        |           |          |                                  |                              |



#### Table 2-3. Ball Characteristics (CUS Pkg.) (continued)

|                    |                   |              | Table 2- | Table 2-3. Ball Characteristics (CUS Pkg.) (continued) |                         |                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |           |              |                                  |                              |
|--------------------|-------------------|--------------|----------|--------------------------------------------------------|-------------------------|---------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|--------------|----------------------------------|------------------------------|
| BALL<br>BOTTOM [1] | BALL TOP [2]      | PIN NAME [3] | MODE [4] | TYPE [5]                                               | BALL RESET<br>STATE [6] | BALL RESET<br>REL. STATE<br>[7] | RESET REL.<br>MODE [8]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | POWER [9] | HYS [10]     | BUFFER<br>STRENG TH<br>(mA) [11] | PULLUP<br>/DOWN TYPE<br>[12] |
| R3                 | gpmc_d11          | 0            | Ю        | Н                                                      | Н                       | 0                               | vdds_ mem                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | Yes       | 4            | PU/ PD                           | LVCMOS                       |
|                    | gpio_47           | 4            | Ю        |                                                        |                         |                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |           |              |                                  |                              |
|                    | safe_mode         | 7            |          |                                                        |                         |                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |           |              |                                  |                              |
| Т3                 | gpmc_d12          | 0            | Ю        | H                                                      | Н                       | 0                               | vdds_ mem                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | Yes       | 4            | PU/ PD                           | LVCMOS                       |
|                    | gpio_48           | 4            | Ю        |                                                        |                         |                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |           |              |                                  |                              |
|                    | safe_mode         | 7            |          |                                                        |                         |                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |           |              |                                  |                              |
| U2                 | gpmc_d13          | 0            | Ю        | Н                                                      | Н                       | 0                               | vdds_ mem                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | Yes       | 4            | PU/ PD                           | LVCMOS                       |
|                    | gpio_49           | 4            | Ю        |                                                        |                         |                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |           |              |                                  |                              |
|                    | safe_mode         | 7            |          |                                                        |                         |                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |           |              |                                  |                              |
| V1                 | gpmc_d14          | 0            | Ю        | Н                                                      | Н                       | 0                               | vdds_ mem                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | Yes       | 4            | PU/ PD                           | LVCMOS                       |
|                    | gpio_50           | 4            | Ю        |                                                        |                         |                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |           |              |                                  |                              |
|                    | safe_mode         | 7            |          |                                                        |                         |                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |           |              |                                  |                              |
| V2                 | gpmc_d15          | 0            | Ю        | Н                                                      | Н                       | 0                               | vdds_ mem                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | Yes       | 4            | PU/ PD                           | LVCMOS                       |
| VZ                 | gpio_51           | 4            | 10       |                                                        |                         |                                 | vuus_ mem                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 100       |              | F0/ FB                           | LVGWOS                       |
|                    | safe_mode         | 7            |          |                                                        |                         |                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |           |              |                                  |                              |
| E2                 | gpmc_ncs0         | 0            | 0        | 1                                                      | 1                       | 0                               | vdds_ mem                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | No        | 4            | NA                               | LVCMOS                       |
|                    |                   | 0            | 0        | Н                                                      | H                       | 7                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |           | 4            | PU/ PD                           |                              |
| D2                 | gpmc_ncs3         |              |          |                                                        |                         |                                 | vdds_ mem                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | Yes       |              |                                  | LVCMOS                       |
|                    | sys_<br>ndmareq0  | 1            | 1        |                                                        |                         |                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |           |              |                                  |                              |
|                    | gpio_54           | 4            | Ю        |                                                        |                         |                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |           |              |                                  |                              |
|                    | safe_mode         | 7            |          |                                                        |                         |                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |           |              |                                  |                              |
| F4                 | gpmc_ncs4<br>sys_ | 0            | 0        | H                                                      | Н                       | 7                               | vdds_ mem                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | Yes       | 4            | PU/ PD                           | LVCMOS                       |
|                    | ndmareq1          |              |          |                                                        |                         |                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |           |              |                                  |                              |
|                    | mcbsp4_ clkx      | 2            | Ю        |                                                        |                         |                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |           |              |                                  |                              |
|                    | gpt9_pwm_evt      | 3            | Ю        |                                                        |                         |                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |           |              |                                  |                              |
|                    | gpio_55           | 4            | Ю        |                                                        |                         |                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |           |              |                                  |                              |
|                    | safe_mode         | 7            |          | 1                                                      |                         |                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |           |              |                                  |                              |
| G5                 | gpmc_ncs5         | 0            | 0        | H                                                      | Н                       | 7                               | vdds_ mem                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | Yes       | 4            | PU/ PD                           | LVCMOS                       |
|                    | sys_<br>ndmareq2  | 1            | I        |                                                        |                         |                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |           |              |                                  |                              |
|                    | mcbsp4_dr         | 2            | ı        |                                                        |                         |                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |           |              |                                  |                              |
|                    | gpt10_pwm_e<br>vt |              | Ю        |                                                        |                         |                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |           |              |                                  |                              |
|                    | gpio_56           | 4            | Ю        |                                                        |                         |                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |           |              |                                  |                              |
|                    | safe_mode         | 7            |          |                                                        |                         |                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |           |              |                                  |                              |
| F3                 | gpmc_ncs6         | 0            | 0        | H                                                      | н                       | 7                               | vdds_ mem                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | Yes       | 4            | PU/ PD                           | LVCMOS                       |
|                    | sys_<br>ndmareq3  | 1            | I        |                                                        |                         |                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |           |              |                                  |                              |
|                    | mcbsp4_dx         | 2            | Ю        |                                                        |                         |                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |           |              |                                  |                              |
|                    | gpt11_pwm_e       |              | 10       |                                                        |                         |                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |           |              |                                  |                              |
|                    | vt                | 4            | IO       |                                                        |                         |                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |           |              |                                  |                              |
|                    | gpio_57           |              | 10       |                                                        |                         |                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |           |              |                                  |                              |
|                    | safe_mode         | 7            | _        |                                                        | -                       | -                               | <del>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         </del> |           | <del> </del> |                                  | 11/0::25                     |
| G4                 | gpmc_ncs7         | 0            | 0        | H                                                      | Н                       | 7                               | vdds_ mem                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | Yes       | 4            | PU/ PD                           | LVCMOS                       |
|                    | gpmc_io_dir       | 1            | 0        |                                                        |                         |                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |           |              |                                  |                              |
|                    |                   | 2            | Ю        |                                                        |                         |                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |           |              |                                  |                              |
|                    | gpt8_pwm_evt      |              | Ю        |                                                        |                         |                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |           |              |                                  |                              |
|                    | gpio_58           | 4            | Ю        |                                                        |                         |                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |           |              |                                  |                              |
|                    | safe_mode         | 7            |          |                                                        |                         |                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |           |              |                                  |                              |
| W2                 | gpmc_clk          | 0            | 0        | L                                                      | 0                       | 0                               | vdds_ mem                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | Yes       | 4            | PU/ PD                           | LVCMOS                       |
|                    | gpio_59           | 4            | Ю        |                                                        |                         |                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |           |              |                                  |                              |
|                    | safe_mode         | 7            |          |                                                        |                         |                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |           |              |                                  |                              |
| F1                 | gpmc_nadv_al      | 0            | 0        | 0                                                      | 0                       | 0                               | vdds_ mem                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | No        | 4            | NA                               | LVCMOS                       |
| F2                 | gpmc_noe          | 0            | 0        | 1                                                      | 1                       | 0                               | vdds_ mem                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | No        | 4            | NA                               | LVCMOS                       |
| G3                 | gpmc_nwe          | 0            | 0        | 1                                                      | 1                       | 0                               | vdds_ mem                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | No        | 4            | NA                               | LVCMOS                       |
|                    |                   |              |          |                                                        |                         |                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |           |              |                                  |                              |



|                    |                  |              | Table 2-3 |          |                         | (                               | 3 / (·                 |           | ,        |                                  |                              |
|--------------------|------------------|--------------|-----------|----------|-------------------------|---------------------------------|------------------------|-----------|----------|----------------------------------|------------------------------|
| BALL<br>BOTTOM [1] | BALL TOP [2]     | PIN NAME [3] | MODE [4]  | TYPE [5] | BALL RESET<br>STATE [6] | BALL RESET<br>REL. STATE<br>[7] | RESET REL.<br>MODE [8] | POWER [9] | HYS [10] | BUFFER<br>STRENG TH<br>(mA) [11] | PULLUP<br>/DOWN TYPE<br>[12] |
| K5                 | gpmc_nbe0_cl     | 0            | 0         | L        | 0                       | 0                               | vdds_ mem              | Yes       | 4        | PU/ PD                           | LVCMOS                       |
|                    | gpio_60          | 4            | Ю         |          |                         |                                 |                        |           |          |                                  |                              |
|                    | safe_mode        | 7            |           |          |                         |                                 |                        |           |          |                                  |                              |
| L1                 | gpmc_nbe1        | 0            | 0         | L        | L                       | 7                               | vdds_ mem              | Yes       | 4        | PU/ PD                           | LVCMOS                       |
|                    | gpio_61          | 4            | Ю         |          |                         |                                 |                        |           |          |                                  |                              |
|                    | safe_mode        | 7            |           |          |                         |                                 |                        |           |          |                                  |                              |
| E1                 | gpmc_nwp         | 0            | 0         | L        | 0                       | 0                               | vdds_ mem              | Yes       | 4        | PU/ PD                           | LVCMOS                       |
|                    | gpio_62          | 4            | Ю         |          |                         |                                 |                        |           |          |                                  |                              |
|                    | safe_mode        | 7            |           |          |                         |                                 |                        |           |          |                                  |                              |
| C1                 | gpmc_wait0       | 0            | I         | Н        | Н                       | 0                               | vdds_ mem              | Yes       | NA       | PU/ PD                           | LVCMOS                       |
| C2                 | gpmc_wait3       | 0            | I         | Н        | Н                       | 7                               | vdds_ mem              | Yes       | 4        | PU/ PD                           | LVCMOS                       |
|                    | sys_<br>ndmareq1 | 1            | I         |          |                         |                                 |                        |           |          |                                  |                              |
|                    | gpio_65          | 4            | Ю         |          |                         |                                 |                        |           |          |                                  |                              |
|                    | safe_mode        | 7            |           |          |                         |                                 |                        |           |          |                                  |                              |
| G22                | dss_pclk         | 0            | 0         | Н        | Н                       | 7                               | vdds                   | Yes       | 4        | PU/ PD                           | LVCMOS                       |
|                    | gpio_66          | 4            | Ю         |          |                         |                                 |                        |           |          |                                  |                              |
|                    | safe_mode        | 7            |           |          |                         |                                 |                        |           |          |                                  |                              |
| E22                | dss_hsync        | 0            | 0         | Н        | Н                       | 7                               | vdds                   | Yes       | 4        | PU/ PD                           | LVCMOS                       |
|                    | gpio_67          | 4            | Ю         |          |                         |                                 |                        |           |          |                                  |                              |
|                    | safe_mode        | 7            |           |          |                         |                                 |                        |           |          |                                  |                              |
| F22                | dss_vsync        | 0            | 0         | Н        | Н                       | 7                               | vdds                   | Yes       | 4        | PU/ PD                           | LVCMOS                       |
|                    | gpio_68          | 4            | Ю         |          |                         |                                 |                        |           |          |                                  |                              |
|                    | safe_mode        | 7            |           |          |                         |                                 |                        |           |          |                                  |                              |
| J21                | dss_acbias       | 0            | 0         | L        | L                       | 7                               | vdds                   | Yes       | 8        | PU/ PD                           | LVCMOS                       |
| 02.                | gpio_69          | 4            | 10        | -        | _                       |                                 | rado                   |           |          |                                  | 2.000                        |
|                    | safe_mode        | 7            |           |          |                         |                                 |                        |           |          |                                  |                              |
| AC19               | dss_data0        | 0            | Ю         | L        | L                       | 7                               | vdds                   | No        | 4        | PU/ PD                           | LVCMOS                       |
| 7.010              | uart1_cts        | 2            | ı         | -        | _                       |                                 | rado                   |           |          |                                  | 2.000                        |
|                    | gpio_70          | 4            | IO        |          |                         |                                 |                        |           |          |                                  |                              |
|                    | safe_mode        | 7            |           |          |                         |                                 |                        |           |          |                                  |                              |
| AB19               | dss_data1        | 0            | Ю         | L        | L                       | 7                               | vdds                   | No        | 4        | PU/ PD                           | LVCMOS                       |
|                    | uart1_rts        | 2            | 0         | -        |                         |                                 |                        |           |          |                                  |                              |
|                    | gpio_71          | 4            | 10        |          |                         |                                 |                        |           |          |                                  |                              |
|                    | safe_mode        | 7            |           |          |                         |                                 |                        |           |          |                                  |                              |
| AD20               | dss_data2        | 0            | Ю         | L        | L                       | 7                               | vdds                   | No        | 4        | PU/ PD                           | LVCMOS                       |
| 71020              | gpio_72          | 4            | 10        | -        | _                       | ,                               | Vaas                   | 110       | ,        | 0,12                             | Evoluce                      |
|                    | safe_mode        | 7            | 10        |          |                         |                                 |                        |           |          |                                  |                              |
| AC20               | dss_data3        | 0            | Ю         | L        | L                       | 7                               | vdds                   | No        | 4        | PU/ PD                           | LVCMOS                       |
| 7.020              | gpio_73          | 4            | 10        | -        | _                       |                                 | rado                   |           |          |                                  | 2.000                        |
|                    | safe_mode        | 7            | 10        |          |                         |                                 |                        |           |          |                                  |                              |
| AD21               | dss_data4        | 0            | Ю         | L        | L                       | 7                               | vdds                   | No        | 4        | PU/ PD                           | LVCMOS                       |
| ADZI               | uart3_rx_ irrx   | 2            | ı         | -        | _                       | ,                               | vuus                   | 140       | 7        | 10/10                            | LVOIVIOO                     |
|                    | gpio_74          | 4            | IO        |          |                         |                                 |                        |           |          |                                  |                              |
|                    | safe_mode        | 7            | 10        |          |                         |                                 |                        |           |          |                                  |                              |
| AC21               | dss_data5        | 0            | Ю         | L        | L                       | 7                               | vdds                   | No        | 4        | PU/ PD                           | LVCMOS                       |
| , 1021             | uart3_tx_ irtx   | 2            | 0         | -        |                         | <b>'</b>                        | Tuus                   | 140       | 7        | 1 0/1 0                          | LVOIVIOG                     |
|                    | gpio_75          | 4            | 10        | -        |                         |                                 |                        |           |          |                                  |                              |
|                    |                  | 7            | 10        | -        |                         |                                 |                        |           |          |                                  |                              |
| D24                | safe_mode        | 0            | 10        |          |                         | 7                               | uddo                   | Voc       | 8        | DII/ DD                          | LVCMCS                       |
| D24                | dss_data6        |              | 10        | L        | L                       | ′                               | vdds                   | Yes       | 0        | PU/ PD                           | LVCMOS                       |
|                    | uart1_tx         | 2            | 0         | -        |                         |                                 |                        |           |          |                                  |                              |
|                    | gpio_76          | 4            | Ю         |          |                         |                                 |                        |           |          |                                  |                              |
| F22                | safe_mode        | 7            | 10        |          |                         | 7                               |                        | Vaa       | 0        | DIII/ DD                         | LVCMCC                       |
| E23                | dss_data7        | 0            | Ю         | L        | L                       | 7                               | vdds                   | Yes       | 8        | PU/ PD                           | LVCMOS                       |



| BALL<br>BOTTOM [1] | BALL TOP [2] | PIN NAME [3] | MODE [4] | TYPE [5] |   | BALL RESET |      | POWER [9] | HYS [10] | BUFFER<br>STRENG TH<br>(mA) [11] | PULLUP<br>/DOWN TYPE<br>[12] |
|--------------------|--------------|--------------|----------|----------|---|------------|------|-----------|----------|----------------------------------|------------------------------|
|                    | uart1_rx     | 2            | I        |          |   |            |      |           |          |                                  |                              |
|                    | gpio_77      | 4            | Ю        |          |   |            |      |           |          |                                  |                              |
|                    | safe_mode    | 7            |          |          |   |            |      |           |          |                                  |                              |
| E24                | dss_data8    | 0            | Ю        | L        | L | 7          | vdds | Yes       | 8        | PU/ PD                           | LVCMOS                       |
|                    | gpio_78      | 4            | Ю        |          |   |            |      |           |          |                                  |                              |
|                    | safe_mode    | 7            |          |          |   |            |      |           |          |                                  |                              |
| F23                | dss_data9    | 0            | Ю        | L        | L | 7          | vdds | Yes       | 8        | PU/ PD                           | LVCMOS                       |
|                    | gpio_79      | 4            | Ю        |          |   |            |      |           |          |                                  |                              |
|                    | safe_mode    | 7            |          |          |   |            |      |           |          |                                  |                              |
| AC22               | dss_data10   | 0            | Ю        | L        | L | 7          | vdds | NA        | 4        | PU/ PD                           | LVCMOS                       |
|                    | gpio_80      | 4            | Ю        |          |   |            |      |           |          |                                  |                              |
|                    | safe_mode    | 7            |          |          |   |            |      |           |          |                                  |                              |
| AC23               | dss_data11   | 0            | Ю        | L        | L | 7          | vdds | NA        | 4        | PU/ PD                           | LVCMOS                       |
|                    | gpio_81      | 4            | Ю        |          |   |            |      |           |          |                                  |                              |
|                    | safe_mode    | 7            |          | -        |   |            |      |           |          |                                  |                              |
| AB22               | dss_data12   | 0            | Ю        | L        | L | 7          | vdds | NA        | 4        | PU/ PD                           | LVCMOS                       |
|                    | gpio_82      | 4            | Ю        |          |   |            |      |           |          |                                  |                              |
|                    | safe_mode    | 7            | -        | 1        |   |            |      |           |          |                                  |                              |
| Y22                | dss_data13   | 0            | Ю        | 1        | L | 7          | vdds | NA        | 4        | PU/ PD                           | LVCMOS                       |
|                    | gpio_83      | 4            | 10       | _        | _ |            | 7445 |           |          | . 0, . 5                         | 2.000                        |
|                    | safe_mode    | 7            | 10       |          |   |            |      |           |          |                                  |                              |
| W22                | dss_data14   | 0            | Ю        | 1        | L | 7          | vdds | NA        | 4        | PU/ PD                           | LVCMOS                       |
| VVZZ               | gpio_84      | 4            | 10       | -        | L | <b>'</b>   | vuus | INA       | 4        | FO/FD                            | LVCIVIOS                     |
|                    |              | 7            | 10       |          |   |            |      |           |          |                                  |                              |
| 1/00               | safe_mode    |              | 10       |          |   | 7          |      | NIA       | 4        | DU/DD                            | 11/01/02                     |
| V22                | dss_data15   | 0            | 10       | L        | L | /          | vdds | NA        | 4        | PU/ PD                           | LVCMOS                       |
|                    | gpio_85      | 4            | Ю        |          |   |            |      |           |          |                                  |                              |
|                    | safe_mode    | 7            |          |          |   |            |      |           | _        |                                  |                              |
| J22                | dss_data16   | 0            | IO       | L        | L | 7          | vdds | Yes       | 8        | PU/ PD                           | LVCMOS                       |
|                    | gpio_86      | 4            | Ю        | -        |   |            |      |           |          |                                  |                              |
|                    | safe_mode    | 7            |          |          |   |            |      |           |          |                                  |                              |
| G23                | dss_data17   | 0            | Ю        | L        | L | 7          | vdds | Yes       | 8        | PU/ PD                           | LVCMOS                       |
|                    | gpio_87      | 4            | Ю        |          |   |            |      |           |          |                                  |                              |
|                    | safe_mode    | 7            |          |          |   |            |      |           |          |                                  |                              |
| G24                | dss_data18   | 0            | Ю        | L        | L | 7          | vdds | Yes       | 8        | PU/ PD                           | LVCMOS                       |
|                    | mcspi3_clk   | 2            | Ю        |          |   |            |      |           |          |                                  |                              |
|                    | dss_data0    | 3            | Ю        |          |   |            |      |           |          |                                  |                              |
|                    | gpio_88      | 4            | Ю        |          |   |            |      |           |          |                                  |                              |
|                    | safe_mode    | 7            |          |          |   |            |      |           |          |                                  |                              |
| H23                | dss_data19   | 0            | Ю        | L        | L | 7          | vdds | Yes       | 8        | PU/ PD                           | LVCMOS                       |
|                    | mcspi3_ simo | 2            | Ю        |          |   |            |      |           |          |                                  |                              |
|                    | dss_data1    | 3            | Ю        |          |   |            |      |           |          |                                  |                              |
|                    | gpio_89      | 4            | Ю        |          |   |            |      |           |          |                                  |                              |
|                    | safe_mode    | 7            |          |          |   |            |      |           |          |                                  |                              |
| D23                | dss_data20   | 0            | 0        | Н        | Н | 7          | vdds | Yes       | 4        | PU/ PD                           | LVCMOS                       |
|                    | mcspi3_ somi | 2            | Ю        |          |   |            |      |           |          |                                  |                              |
|                    | dss_data2    | 3            | Ю        |          |   |            |      |           |          |                                  |                              |
|                    | gpio_90      | 4            | Ю        | 1        |   |            |      |           |          |                                  |                              |
|                    | safe_mode    | 7            |          |          |   |            |      |           |          |                                  |                              |
| K22                | dss_data21   | 0            | 0        | L        | L | 7          | vdds | Yes       | 8        | PU/ PD                           | LVCMOS                       |
|                    | mcspi3_cs0   | 2            | 10       | 1        |   |            |      |           |          |                                  |                              |
|                    | dss_data3    | 3            | 10       | 1        |   |            |      |           |          |                                  |                              |
|                    | gpio_91      | 4            | 10       | -        |   |            |      |           |          |                                  |                              |
|                    | safe_mode    | 7            |          | 1        |   |            |      |           |          |                                  |                              |
| V21                | dss_data22   | 0            | 0        | 1        | L | 7          | vdds | NA        | 4        | PU/ PD                           | LVCMOS                       |
| v Z I              |              |              |          | L        | _ | <b>'</b>   | vuus | IVA       | 7        | F U/ FD                          | LVCIVIOS                     |
|                    | mcspi3_cs1   | 2            | 0        |          |   |            |      |           |          |                                  |                              |



|                    |                          |              |          | . Ban On | u. u 0 1 0 1 1 0        | iics (Cos                       | ,g., (o                | J         | ,        |                                  |                              |
|--------------------|--------------------------|--------------|----------|----------|-------------------------|---------------------------------|------------------------|-----------|----------|----------------------------------|------------------------------|
| BALL<br>BOTTOM [1] | BALL TOP [2]             | PIN NAME [3] | MODE [4] | TYPE [5] | BALL RESET<br>STATE [6] | BALL RESET<br>REL. STATE<br>[7] | RESET REL.<br>MODE [8] | POWER [9] | HYS [10] | BUFFER<br>STRENG TH<br>(mA) [11] | PULLUP<br>/DOWN TYPE<br>[12] |
|                    | dss_data4                | 3            | Ю        |          |                         |                                 |                        |           |          |                                  |                              |
|                    | gpio_92                  | 4            | Ю        |          |                         |                                 |                        |           |          |                                  |                              |
|                    | safe_mode                | 7            |          |          |                         |                                 |                        |           |          |                                  |                              |
| W21                | dss_data23               | 0            | 0        | L        | L                       | 7                               | vdds                   | NA        | 4        | PU/ PD                           | LVCMOS                       |
|                    | dss_data5                | 3            | Ю        |          |                         |                                 |                        |           |          |                                  |                              |
|                    | gpio_93                  | 4            | Ю        |          |                         |                                 |                        |           |          |                                  |                              |
|                    | safe_mode                | 7            |          |          |                         |                                 |                        |           |          |                                  |                              |
| AA23               | tv_out2                  | 0            | 0        | Z        | 0                       | 0                               | vdda_dac               |           | 8        | NA                               | 10-bit DAC                   |
| AB24               | tv_out1                  | 0            | 0        | Z        | 0                       | 0                               | vdda_dac               |           | 8        | NA                               | 10-bit DAC                   |
| AB23               | tv_vfb1                  | 0            | 0        | Z        | NA                      | 0                               | vdda_dac               |           |          | NA                               | 10-bit DAC                   |
| Y23                | tv_vfb2                  | 0            | 0        | Z        | NA                      | 0                               | vdda_dac               |           |          | NA                               | 10-bit DAC                   |
| Y24                | tv_vref                  | 0            | I        | Z        | NA                      | 0                               | vdda_dac               |           |          | NA                               | 10-bit DAC                   |
| A22                | cam_hs                   | 0            | Ю        | L        | L                       | 7                               | vdds                   | Yes       | 4        | PU/ PD                           | LVCMOS                       |
|                    | gpio_94                  | 4            | Ю        |          |                         |                                 |                        |           |          |                                  |                              |
|                    | safe_mode                | 7            |          |          |                         |                                 |                        |           |          |                                  |                              |
| E18                | cam_vs                   | 0            | Ю        | L        | L                       | 7                               | vdds                   | Yes       | 4        | PU/ PD                           | LVCMOS                       |
|                    | gpio_95                  | 4            | IO       |          |                         |                                 |                        |           |          |                                  |                              |
|                    | safe_mode                | 7            |          |          |                         |                                 |                        |           |          |                                  |                              |
| B22                | cam_ xclka               | 0            | 0        | L        | L                       | 7                               | vdds                   | Yes       | 4        | PU/ PD                           | LVCMOS                       |
|                    | gpio_96                  | 4            | 10       | _        |                         |                                 |                        |           |          |                                  |                              |
|                    | safe_mode                | 7            |          |          |                         |                                 |                        |           |          |                                  |                              |
| J19                | cam_pclk                 | 0            | 1        | L        | L                       | 7                               | vdds                   | Yes       | 4        | PU/ PD                           | LVCMOS                       |
| 313                | gpio_97                  | 4            | IO       |          | _                       | <b>'</b>                        | vuus                   | 163       | 7        | 1 6/1 5                          | LVOIVIOO                     |
|                    | safe_mode                | 7            | 10       | -        |                         |                                 |                        |           |          |                                  |                              |
| 1104               |                          | 0            | 10       |          | L                       | 7                               | vdds                   | Vaa       | 4        | PU/ PD                           | LVCMOC                       |
| H24                | cam_fld<br>cam_global_re |              | 10       | L        | L                       | /                               | vaas                   | Yes       | 4        | PO/PD                            | LVCMOS                       |
|                    | set                      | 2            | Ю        |          |                         |                                 |                        |           |          |                                  |                              |
|                    | gpio_98                  | 4            | Ю        | 1        |                         |                                 |                        |           |          |                                  |                              |
|                    | safe_mode                | 7            |          |          |                         |                                 |                        |           |          |                                  |                              |
| AB18               | cam_d0                   | 0            | I        | L        | L                       | 7                               | vdds                   | Yes       | 4        | PD                               | LVCMOS                       |
|                    | gpio_99                  | 4            | I        |          |                         |                                 |                        |           |          |                                  |                              |
|                    | safe_mode                | 7            |          |          |                         |                                 |                        |           |          |                                  |                              |
| AC18               | cam_d1                   | 0            | I        | L        | L                       | 7                               | vdds                   | Yes       | 4        | PD                               | LVCMOS                       |
|                    | gpio_100                 | 4            | <u> </u> | _        |                         |                                 |                        |           |          |                                  |                              |
|                    | safe_mode                | 7            |          |          |                         |                                 |                        |           |          |                                  |                              |
| G19                | cam d2                   | 0            | 1        | L        | L                       | 7                               | vdds                   | Yes       | 4        | PU/ PD                           | LVCMOS                       |
| 010                | gpio_101                 | 4            | IO       | -        | -                       | ,                               | Vaao                   | 100       | ,        | 1 6, 1 5                         | Evolvioo                     |
|                    |                          |              | 10       |          |                         |                                 |                        |           |          |                                  |                              |
| F19                | safe_mode<br>cam_d3      | 0            |          | L        | L                       | 7                               | vdds                   | Yes       | 4        | PU/ PD                           | LVCMOS                       |
| F 19               | gpio_102                 | 4            | IO       | -        | L                       | ,                               | vuus                   | 162       | 4        | PO/PD                            | LVCIVIOS                     |
|                    | safe_mode                | 7            | 10       |          |                         |                                 |                        |           |          |                                  |                              |
| C20                |                          | 0            | 1        |          |                         | 7                               |                        | Vaa       | 4        | DLI/ DD                          | LVCMOC                       |
| G20                | cam_d4                   |              | 1        | L        | L                       | /                               | vdds                   | Yes       | 4        | PU/ PD                           | LVCMOS                       |
|                    | gpio_103                 | 4            | Ю        |          |                         |                                 |                        |           |          |                                  |                              |
|                    | safe_mode                | 7            |          |          |                         |                                 |                        | .,        |          |                                  |                              |
| B21                | cam_d5                   | 0            | I        | L        | L                       | 7                               | vdds                   | Yes       | 4        | PU/ PD                           | LVCMOS                       |
|                    | gpio_104                 | 4            | Ю        |          |                         |                                 |                        |           |          |                                  |                              |
|                    | safe_mode                | 7            | _        |          |                         |                                 |                        |           |          |                                  |                              |
| L24                | cam_d6                   | 0            | 1        | L        | L                       | 7                               | vdds                   | NA        | 4        | PD                               | LVCMOS                       |
|                    | gpio_105                 | 4            | Ю        | -        |                         |                                 |                        |           |          |                                  |                              |
|                    | safe_mode                | 7            |          |          |                         |                                 |                        |           |          |                                  |                              |
| K24                | cam_d7                   | 0            | l        | L        | L                       | 7                               | vdds                   | NA        | 4        | PD                               | LVCMOS                       |
|                    | gpio_106                 | 4            | Ю        |          |                         |                                 |                        |           |          |                                  |                              |
|                    | safe_mode                | 7            |          |          |                         |                                 |                        |           |          |                                  | <u> </u>                     |
| J23                | cam_d8                   | 0            | 1        | L        | L                       | 7                               | vdds                   | NA        | 4        | PD                               | LVCMOS                       |
|                    | gpio_107                 | 4            | Ю        |          |                         |                                 |                        |           |          |                                  |                              |



| BALL<br>BOTTOM [1] | BALL TOP [2] P |          |    | TYPE [5] |   | BALL RESET | RESET REL.<br>MODE [8] | POWER [9] | HYS [10]         | BUFFER<br>STRENG TH<br>(mA) [11] | PULLUP<br>/DOWN TYPE<br>[12] |
|--------------------|----------------|----------|----|----------|---|------------|------------------------|-----------|------------------|----------------------------------|------------------------------|
|                    | safe_mode 7    | •        |    |          |   |            |                        |           |                  |                                  |                              |
| K23                | cam_d9 0       | 1        | I  | L        | L | 7          | vdds                   | NA        | 4                | PD                               | LVCMOS                       |
|                    | gpio_108 4     |          | Ю  |          |   |            |                        |           |                  |                                  |                              |
|                    | safe_mode 7    | •        |    |          |   |            |                        |           |                  |                                  |                              |
| F21                | cam_d10 0      | )        | I  | L        | L | 7          | vdds                   | Yes       | 4                | PU/ PD                           | LVCMOS                       |
|                    | gpio_109 4     |          | Ю  |          |   |            |                        |           |                  |                                  |                              |
|                    | safe_mode 7    |          |    |          |   |            |                        |           |                  |                                  |                              |
| G21                | cam_d11 0      | 1        | I  | L        | L | 7          | vdds                   | Yes       | 4                | PU/ PD                           | LVCMOS                       |
|                    | gpio_110 4     |          | Ю  |          |   |            |                        |           |                  |                                  |                              |
|                    | safe_mode 7    | ,        |    |          |   |            |                        |           |                  |                                  |                              |
| C22                | cam_ xclkb 0   | )        | 0  | L        | L | 7          | vdds                   | Yes       | 4                | PU/ PD                           | LVCMOS                       |
|                    | gpio_111 4     |          | Ю  |          |   |            |                        |           |                  |                                  |                              |
|                    | safe_mode 7    | ,        |    |          |   |            |                        |           |                  |                                  |                              |
| F18                | cam_wen 0      | )        | ı  | L        | L | 7          | vdds                   | Yes       | 4                | PU/ PD                           | LVCMOS                       |
|                    | cam_ shutter 2 |          | 0  |          |   |            |                        |           |                  |                                  |                              |
|                    | gpio_167 4     |          | IO |          |   |            |                        |           |                  |                                  |                              |
|                    | safe mode 7    |          |    |          |   |            |                        |           |                  |                                  |                              |
| J20                | _              |          | 0  | L        | L | 7          | vdds                   | Yes       | 4                | PU/ PD                           | LVCMOS                       |
| J20                | H              |          | 10 | -        | L | ,          | vuus                   | 162       | 4                | PO/PD                            | LVCIVIOS                     |
|                    | 01 =           |          | 10 |          |   |            |                        |           |                  |                                  |                              |
| 1 (0.0             |                |          | 10 |          |   | _          |                        | .,        | 4 <sup>(1)</sup> | DU / DD                          |                              |
| V20                | mcbsp2_fsx 0   |          | 10 | L        | L | 7          | vdds                   | Yes       | 4(1)             | PU/ PD                           | LVCMOS                       |
|                    | gpio_116 4     |          | Ю  |          |   |            |                        |           |                  |                                  |                              |
|                    | safe_mode 7    |          |    |          |   |            |                        |           |                  |                                  |                              |
| T21                | mcbsp2_ clkx 0 | )<br>    | Ю  | L        | L | 7          | vdds                   | Yes       | 4 <sup>(1)</sup> | PU/ PD                           | LVCMOS                       |
|                    | gpio_117 4     |          | Ю  |          |   |            |                        |           |                  |                                  |                              |
|                    | safe_mode 7    |          |    |          |   |            |                        |           |                  |                                  |                              |
| V19                | mcbsp2_dr 0    | )        | I  | L        | L | 7          | vdds                   | Yes       | 4 (1)            | PU/ PD                           | LVCMOS                       |
|                    | gpio_118 4     |          | Ю  |          |   |            |                        |           |                  |                                  |                              |
|                    | safe_mode 7    | •        |    |          |   |            |                        |           |                  |                                  |                              |
| R20                | mcbsp2_dx 0    | )        | Ю  | L        | L | 7          | vdds                   | Yes       | 4 <sup>(1)</sup> | PU/ PD                           | LVCMOS                       |
|                    | gpio_119 4     |          | Ю  |          |   |            |                        |           |                  |                                  |                              |
|                    | safe_mode 7    |          |    |          |   |            |                        |           |                  |                                  |                              |
| M23                | mmc1_clk 0     | )        | 0  | L        | L | 7          | vdds_mmc1              | Yes       | 8                | PU/ PD                           | LVCMOS                       |
|                    | gpio_120 4     |          | Ю  |          |   |            |                        |           |                  |                                  |                              |
|                    | safe_mode 7    | 7        |    |          |   |            |                        |           |                  |                                  |                              |
| L23                | mmc1_cmd 0     | )        | Ю  | L        | L | 7          | vdds_mmc1              | Yes       | 8                | PU/ PD                           | LVCMOS                       |
|                    | gpio_121 4     |          | Ю  |          |   |            |                        |           |                  |                                  |                              |
|                    | safe_mode 7    | •        |    |          |   |            |                        |           |                  |                                  |                              |
| M22                | mmc1_dat0 0    |          | IO | L        | L | 7          | vdds_mmc1              | Yes       | 8                | PU/ PD                           | LVCMOS                       |
|                    | gpio_122 4     |          | 10 | 1        | _ | -          | . 445_1111101          |           |                  | . 5, 1 5                         |                              |
|                    | safe_mode 7    |          |    | 1        |   |            |                        |           |                  |                                  |                              |
| M21                | mmc1_dat1 0    |          | IO | L        | L | 7          | vdde mmo1              | Yes       | 8                | PU/ PD                           | LVCMOS                       |
| IVI∠ I             |                |          | 10 | -        | _ | <b>'</b>   | vdds_mmc1              | 162       | o                | FU/ FD                           | L V CIVIOS                   |
|                    | gpio_123 4     |          | Ю  | 1        |   |            |                        |           |                  |                                  |                              |
|                    | safe_mode 7    |          | 10 |          |   |            |                        |           | -                | DI I / D-                        |                              |
| M20                | mmc1_dat2 0    |          | 10 | L        | L | 7          | vdds_mmc1              | Yes       | 8                | PU/ PD                           | LVCMOS                       |
|                    | gpio_124 4     |          | Ю  | 4        |   |            |                        |           |                  |                                  |                              |
|                    | safe_mode 7    |          |    |          |   |            |                        |           | 1                |                                  |                              |
| N23                | mmc1_dat3 0    |          | Ю  | L        | L | 7          | vdds_mmc1              | Yes       | 8                | PU/ PD                           | LVCMOS                       |
|                    | gpio_125 4     | -        | Ю  |          |   |            |                        |           |                  |                                  |                              |
|                    | safe_mode 7    | •        |    |          |   |            |                        |           |                  |                                  |                              |
| N22                | mmc1_dat4 0    | <u> </u> | Ю  | L        | L | 7          | vdds_mmc1a             | No        | 8                | PD                               | LVCMOS                       |
|                    | gpio_126 4     |          | Ю  |          |   |            |                        |           |                  |                                  |                              |
|                    | safe_mode 7    | •        |    |          |   |            |                        |           |                  |                                  |                              |
| N21                | mmc1_dat5 0    |          | Ю  | L        | L | 7          | vdds_mmc1a             | No        | 8                | PD                               | LVCMOS                       |

(1) The buffer strength of this IO cell is programmable (2, 4, 6, or 8 mA) according to the selected mode; the default value is described in



| BALL<br>BOTTOM [1] | BALL TOP [2]         | PIN NAME [3] | MODE [4] | TYPE [5] | BALL RESET<br>STATE [6] | BALL RESET<br>REL. STATE<br>[7] | RESET REL.<br>MODE [8] | POWER [9] | HYS [10] | BUFFER<br>STRENG TH<br>(mA) [11] | PULLUP<br>/DOWN TYPE<br>[12] |
|--------------------|----------------------|--------------|----------|----------|-------------------------|---------------------------------|------------------------|-----------|----------|----------------------------------|------------------------------|
|                    | gpio_127             | 4            | Ю        |          |                         |                                 |                        |           |          |                                  |                              |
|                    | safe_mode            | 7            |          |          |                         |                                 |                        |           |          |                                  |                              |
| N20                | mmc1_dat6            | 0            | Ю        | L        | L                       | 7                               | vdds_mmc1a             | No        | 8        | PD                               | LVCMOS                       |
|                    | gpio_128             | 4            | Ю        |          |                         |                                 |                        |           |          |                                  |                              |
|                    | safe_mode            | 7            |          |          |                         |                                 |                        |           |          |                                  |                              |
| P24                | mmc1_dat7            | 0            | Ю        | L        | L                       | 7                               | vdds_mmc1a             | No        | 8        | PD                               | LVCMOS                       |
|                    | gpio_129             | 4            | Ю        |          |                         |                                 |                        |           |          |                                  |                              |
|                    | safe_mode            | 7            |          |          |                         |                                 |                        |           |          |                                  |                              |
| Y1                 | mmc2_clk             | 0            | 0        | L        | L                       | 7                               | vdds                   | Yes       | 4        | PU/ PD                           | LVCMOS                       |
|                    | mcspi3_clk           | 1            | Ю        |          |                         |                                 |                        |           |          |                                  |                              |
|                    | gpio_130             | 4            | Ю        |          |                         |                                 |                        |           |          |                                  |                              |
|                    | safe_mode            | 7            |          |          |                         |                                 |                        |           |          |                                  |                              |
| AB5                | mmc2_ cmd            | 0            | Ю        | Н        | Н                       | 7                               | vdds                   | Yes       | 4        | PU/ PD                           | LVCMOS                       |
|                    | mcspi3_ simo         | 1            | Ю        |          |                         |                                 |                        |           |          |                                  |                              |
|                    | gpio_131             | 4            | Ю        |          |                         |                                 |                        |           |          |                                  |                              |
|                    | safe_mode            | 7            |          |          |                         |                                 |                        |           |          |                                  |                              |
| AB3                | mmc2_ dat0           | 0            | Ю        | Н        | Н                       | 7                               | vdds                   | Yes       | 4        | PU/ PD                           | LVCMOS                       |
|                    | mcspi3_ somi         |              | Ю        |          |                         |                                 |                        |           |          |                                  |                              |
|                    | gpio_132             | 4            | 10       |          |                         |                                 |                        |           |          |                                  |                              |
|                    | safe_mode            | 7            |          |          |                         |                                 |                        |           |          |                                  |                              |
| Y3                 | mmc2_ dat1           | 0            | Ю        | Н        | Н                       | 7                               | vdds                   | Yes       | 4        | PU/ PD                           | LVCMOS                       |
| 13                 |                      | 4            | Ю        | "        | "                       | <b>'</b>                        | vuus                   | 165       | 4        | FO/FD                            | LVCIVIOS                     |
|                    | gpio_133             | 7            | 10       |          |                         |                                 |                        |           |          |                                  |                              |
| 14/0               | safe_mode            |              | 10       | Н        |                         | 7                               | data                   | V         | 4        | PU/ PD                           | LVOMO                        |
| W3                 | mmc2_ dat2           | 0            | 10       | Н        | Н                       | /                               | vdds                   | Yes       | 4        | PU/PD                            | LVCMOS                       |
|                    | mcspi3_cs1           | 1            | 0        |          |                         |                                 |                        |           |          |                                  |                              |
|                    | gpio_134             | 4            | Ю        |          |                         |                                 |                        |           |          |                                  |                              |
|                    | safe_mode            | 7            |          |          |                         |                                 |                        |           |          |                                  |                              |
| V3                 | mmc2_ dat3           | 0            | Ю        | Н        | Н                       | 7                               | vdds                   | Yes       | 4        | PU/ PD                           | LVCMOS                       |
|                    | mcspi3_cs0           | 1            | Ю        |          |                         |                                 |                        |           |          |                                  |                              |
|                    | gpio_135             | 4            | Ю        |          |                         |                                 |                        |           |          |                                  |                              |
|                    | safe_mode            | 7            |          |          |                         |                                 |                        |           |          |                                  |                              |
| AB2                | mmc2_ dat4           | 0            | Ю        | L        | L                       | 7                               | vdds                   | Yes       | 4        | PU/ PD                           | LVCMOS                       |
|                    | mmc2_dir_dat<br>0    | 1            | 0        |          |                         |                                 |                        |           |          |                                  |                              |
|                    | mmc3_dat0            | 3            | Ю        |          |                         |                                 |                        |           |          |                                  |                              |
|                    | gpio_136             | 4            | Ю        |          |                         |                                 |                        |           |          |                                  |                              |
|                    | safe_mode            | 7            |          |          |                         |                                 |                        |           |          |                                  |                              |
| AA2                | mmc2_ dat5           | 0            | Ю        | L        | L                       | 7                               | vdds                   | Yes       | 4        | PU/ PD                           | LVCMOS                       |
|                    | mmc2_dir_dat         | 1            | 0        |          |                         |                                 |                        |           |          |                                  |                              |
|                    | cam_global_re<br>set | 2            | Ю        |          |                         |                                 |                        |           |          |                                  |                              |
|                    | mmc3_dat1            | 3            | Ю        |          |                         |                                 |                        |           |          |                                  |                              |
|                    | gpio_137             | 4            | Ю        |          |                         |                                 |                        |           |          |                                  |                              |
|                    | safe_mode            | 7            |          |          |                         |                                 |                        |           |          |                                  |                              |
| Y2                 | mmc2_ dat6           | 0            | Ю        | L        | L                       | 7                               | vdds                   | Yes       | 4        | PU/ PD                           | LVCMOS                       |
|                    | mmc2_dir_<br>cmd     | 1            | 0        |          |                         |                                 |                        |           |          |                                  |                              |
|                    |                      | 2            | 0        |          |                         |                                 |                        |           |          |                                  |                              |
|                    | mmc3_dat2            | 3            | 10       |          |                         |                                 |                        |           |          |                                  |                              |
|                    | gpio_138             | 4            | 10       |          |                         |                                 |                        |           |          |                                  |                              |
|                    | safe_mode            | 7            |          |          |                         |                                 |                        |           |          |                                  |                              |
| ۸ ۸ 1              |                      | 0            | Ю        | L        | 1                       | 7                               | uddo                   | Voc       | 4        | PU/ PD                           | LVCMCS                       |
| AA1                |                      |              | ı        | _        | L                       | <b>'</b>                        | vdds                   | Yes       | 4        | PU/ PD                           | LVCMOS                       |
|                    | mmc2_ clkin          | 1            | 1        |          |                         |                                 |                        |           |          |                                  |                              |
|                    | mmc3_dat3            | 3            | 10       |          |                         |                                 |                        |           |          |                                  |                              |
|                    | gpio_139             | 4            | Ю        |          |                         |                                 |                        |           |          |                                  |                              |



|                    |                       |              | . 45.0 = 0 | <b>_</b> u u | aracteris               | 00 (000                         | ,g., (o                | J         | •        |                                  |                              |
|--------------------|-----------------------|--------------|------------|--------------|-------------------------|---------------------------------|------------------------|-----------|----------|----------------------------------|------------------------------|
| BALL<br>BOTTOM [1] | BALL TOP [2]          | PIN NAME [3] | MODE [4]   | TYPE [5]     | BALL RESET<br>STATE [6] | BALL RESET<br>REL. STATE<br>[7] | RESET REL.<br>MODE [8] | POWER [9] | HYS [10] | BUFFER<br>STRENG TH<br>(mA) [11] | PULLUP<br>/DOWN TYPE<br>[12] |
|                    | safe_mode             | 7            |            |              |                         |                                 |                        |           |          |                                  |                              |
| V6                 | mcbsp3_dx             | 0            | Ю          | L            | L                       | 7                               | vdds                   | Yes       | 4        | PU/ PD                           | LVCMOS                       |
|                    | uart2_cts             | 1            | I          |              |                         |                                 |                        |           |          |                                  |                              |
|                    | gpio_140              | 4            | Ю          |              |                         |                                 |                        |           |          |                                  |                              |
|                    | safe_mode             | 7            |            |              |                         |                                 |                        |           |          |                                  |                              |
| V5                 | mcbsp3_dr             | 0            | I          | L            | L                       | 7                               | vdds                   | Yes       | 4        | PU/ PD                           | LVCMOS                       |
|                    | uart2_rts             | 1            | 0          |              |                         |                                 |                        |           |          |                                  |                              |
|                    | gpio_141              | 4            | Ю          |              |                         |                                 |                        |           |          |                                  |                              |
|                    | safe_mode             | 7            |            |              |                         |                                 |                        |           |          |                                  |                              |
| W4                 | mcbsp3_ clkx          | 0            | Ю          | L            | L                       | 7                               | vdds                   | Yes       | 4        | PU/ PD                           | LVCMOS                       |
|                    | uart2_tx              | 1            | 0          |              |                         |                                 |                        |           |          |                                  |                              |
|                    | gpio_142              | 4            | Ю          |              |                         |                                 |                        |           |          |                                  |                              |
|                    | safe_mode             | 7            |            |              |                         |                                 |                        |           |          |                                  |                              |
| V4                 | mcbsp3_fsx            | 0            | Ю          | L            | L                       | 7                               | vdds                   | Yes       | 4        | PU/ PD                           | LVCMOS                       |
|                    | uart2_rx              | 1            | ı          |              |                         |                                 |                        |           |          |                                  |                              |
|                    | gpio_143              | 4            | IO         |              |                         |                                 |                        |           |          |                                  |                              |
|                    | safe_mode             | 7            |            |              |                         |                                 |                        |           |          |                                  |                              |
| W7                 | uart1_tx              | 0            | 0          | L            | L                       | 7                               | vdds                   | Yes       | 4        | PU/ PD                           | LVCMOS                       |
| VV 7               | gpio_148              | 4            | 10         | _            | _                       | <b>'</b>                        | vuus                   | 163       | 7        | FO/FD                            | LVCIVIOS                     |
|                    | safe_mode             | 7            | 10         |              |                         |                                 |                        |           |          |                                  |                              |
| W6                 | +                     | 0            | 0          | ı            | L                       | 7                               | vdds                   | Yes       | 4        | PU/ PD                           | LVCMOS                       |
| VVO                | uart1_rts             | 4            |            | L            | L                       | /                               | vaas                   | res       | 4        | PU/PD                            | LVCIVIOS                     |
|                    | gpio_149              |              | Ю          |              |                         |                                 |                        |           |          |                                  |                              |
| 100                | safe_mode             | 7            |            |              |                         | _                               |                        | .,        |          | DI II DD                         |                              |
| AC2                | uart1_cts             | 0            |            | L            | L                       | 7                               | vdds                   | Yes       | 4        | PU/ PD                           | LVCMOS                       |
|                    | gpio_150<br>safe_mode | 7            | Ю          |              |                         |                                 |                        |           |          |                                  |                              |
| V7                 | uart1_rx              | 0            | I          | L            | L                       | 7                               | vdds                   | Yes       | 4        | PU/ PD                           | LVCMOS                       |
|                    | mcbsp1_ clkr          | 2            | Ю          |              |                         |                                 |                        |           |          |                                  |                              |
|                    | mcspi4_clk            | 3            | Ю          |              |                         |                                 |                        |           |          |                                  |                              |
|                    | gpio_151              | 4            | Ю          |              |                         |                                 |                        |           |          |                                  |                              |
|                    | safe_mode             | 7            |            |              |                         |                                 |                        |           |          |                                  |                              |
| W19                | mcbsp1_ clkr          | 0            | Ю          | L            | L                       | 7                               | vdds                   | Yes       | 4        | PU/ PD                           | LVCMOS                       |
|                    | mcspi4_clk            | 1            | Ю          |              |                         |                                 |                        |           |          |                                  |                              |
|                    | gpio_156              | 4            | Ю          |              |                         |                                 |                        |           |          |                                  |                              |
|                    | safe_mode             | 7            |            |              |                         |                                 |                        |           |          |                                  |                              |
| AB20               | mcbsp1_fsr            | 0            | Ю          | L            | L                       | 7                               | vdds                   | Yes       | 4        | PU/ PD                           | LVCMOS                       |
|                    | cam_global_re         |              | Ю          |              |                         |                                 |                        |           |          |                                  |                              |
|                    | gpio_157              | 4            | Ю          |              |                         |                                 |                        |           |          |                                  |                              |
|                    | safe_mode             | 7            |            |              |                         |                                 |                        |           |          |                                  |                              |
| W18                | mcbsp1_dx             | 0            | Ю          | L            | L                       | 7                               | vdds                   | Yes       | 4        | PU/ PD                           | LVCMOS                       |
|                    | mcspi4_ simo          | 1            | 10         |              |                         |                                 |                        |           |          |                                  |                              |
|                    | mcbsp3_dx             | 2            | 10         |              |                         |                                 |                        |           |          |                                  |                              |
|                    | gpio_158              | 4            | 10         |              |                         |                                 |                        |           |          |                                  |                              |
|                    | safe_mode             | 7            | 10         |              |                         |                                 |                        |           |          |                                  |                              |
| V4.0               |                       |              |            | 1            | 1                       | 7                               |                        | Vaa       | 4        | DLI/ DD                          | LVCMOS                       |
| Y18                | mcbsp1_dr             | 0            | 10         | L            | L                       | /                               | vdds                   | Yes       | 4        | PU/ PD                           | LVCMOS                       |
|                    | mcspi4_ somi          | 1            | 10         | -            |                         |                                 |                        |           |          |                                  |                              |
|                    | mcbsp3_dr             | 2            | 0          | -            |                         |                                 |                        |           |          |                                  |                              |
|                    | gpio_159              | 4            | Ю          | 1            |                         |                                 |                        |           |          |                                  |                              |
|                    | safe_mode             | 7            |            |              |                         |                                 |                        |           |          |                                  |                              |
| AA18               | mcbsp_clks            | 0            | I          | L            | L                       | 7                               | vdds                   | Yes       | 4        | PU/ PD                           | LVCMOS                       |
|                    | cam_ shutter          | 2            | 0          |              |                         |                                 |                        |           |          |                                  |                              |
|                    | gpio_160              | 4            | Ю          |              |                         |                                 |                        |           |          |                                  |                              |
|                    | uart1_cts             | 5            | I          |              |                         |                                 |                        |           |          |                                  |                              |
|                    | safe_mode             | 7            |            |              |                         |                                 |                        |           |          |                                  |                              |



| BALL<br>BOTTOM [1] | BALL TOP [2]                    | PIN NAME [3] | MODE [4] | TYPE [5] | BALL RESET<br>STATE [6] | BALL RESET<br>REL. STATE<br>[7] | RESET REL.<br>MODE [8] | POWER [9] | HYS [10] | BUFFER<br>STRENG TH<br>(mA) [11] | PULLUP<br>/DOWN TYPE<br>[12] |
|--------------------|---------------------------------|--------------|----------|----------|-------------------------|---------------------------------|------------------------|-----------|----------|----------------------------------|------------------------------|
| AA19               | mcbsp1_fsx                      | 0            | Ю        | L        | L                       | 7                               | vdds                   | Yes       | 4        | PU/ PD                           | LVCMOS                       |
|                    | mcspi4_cs0                      | 1            | Ю        |          |                         |                                 |                        |           |          |                                  |                              |
|                    | mcbsp3_fsx                      | 2            | Ю        |          |                         |                                 |                        |           |          |                                  |                              |
|                    | gpio_161                        | 4            | Ю        |          |                         |                                 |                        |           |          |                                  |                              |
|                    | safe_mode                       | 7            |          |          |                         |                                 |                        |           |          |                                  |                              |
| V18                | mcbsp1_ clkx                    | 0            | Ю        | L        | L                       | 7                               | vdds                   | Yes       | 4        | PU/ PD                           | LVCMOS                       |
|                    | mcbsp3_ clkx                    | 2            | Ю        |          |                         |                                 |                        |           |          |                                  |                              |
|                    | gpio_162                        | 4            | Ю        |          |                         |                                 |                        |           |          |                                  |                              |
|                    | safe_mode                       | 7            |          |          |                         |                                 |                        |           |          |                                  |                              |
| A23                | uart3_cts_ rctx                 | 0            | Ю        | Н        | Н                       | 7                               | vdds                   | Yes       | 4        | PU/ PD                           | LVCMOS                       |
|                    | gpio_163                        | 4            | Ю        |          |                         |                                 |                        |           |          |                                  |                              |
|                    | safe_mode                       | 7            |          |          |                         |                                 |                        |           |          |                                  |                              |
| B23                | uart3_rts_ sd                   | 0            | 0        | Н        | Н                       | 7                               | vdds                   | Yes       | 4        | PU/ PD                           | LVCMOS                       |
|                    | gpio_164                        | 4            | Ю        |          |                         |                                 |                        |           |          |                                  |                              |
|                    | safe_mode                       | 7            |          |          |                         |                                 |                        |           |          |                                  |                              |
| B24                | uart3_rx_ irrx                  | 0            | I        | Н        | Н                       | 7                               | vdds                   | Yes       | 4        | PU/ PD                           | LVCMOS                       |
|                    | gpio_165                        | 4            | Ю        |          |                         |                                 |                        |           |          |                                  |                              |
|                    | safe_mode                       | 7            |          |          |                         |                                 |                        |           |          |                                  |                              |
| C23                | uart3_tx_ irtx                  | 0            | 0        | Н        | Н                       | 7                               | vdds                   | Yes       | 4        | PU/ PD                           | LVCMOS                       |
|                    | gpio_166                        | 4            | Ю        |          |                         |                                 |                        |           |          |                                  |                              |
|                    | safe_mode                       | 7            |          |          |                         |                                 |                        |           |          |                                  |                              |
| R21                | hsusb0_clk                      | 0            | ı        | L        | L                       | 7                               | vdds                   | Yes       | 4        | PU/ PD                           | LVCMOS                       |
|                    | gpio_120                        | 4            | Ю        |          |                         |                                 |                        |           |          |                                  |                              |
|                    | safe_mode                       | 7            |          |          |                         |                                 |                        |           |          |                                  |                              |
| R23                | hsusb0_stp                      | 0            | 0        | Н        | Н                       | 7                               | vdds                   | Yes       | 4        | PU/ PD                           | LVCMOS                       |
|                    | gpio_121                        | 4            | 10       |          |                         |                                 |                        |           |          |                                  |                              |
|                    | safe_mode                       | 7            |          |          |                         |                                 |                        |           |          |                                  |                              |
| P23                | hsusb0_dir                      | 0            | ı        | ı        | L                       | 7                               | vdds                   | Yes       | 4        | PU/ PD                           | LVCMOS                       |
| 1 20               | gpio_122                        | 4            | IO       |          | _                       | ľ                               | vaao                   | 100       | ,        | 1 0/1 2                          | Evolvico                     |
|                    | safe_mode                       | 7            |          |          |                         |                                 |                        |           |          |                                  |                              |
| R22                | hsusb0_nxt                      | 0            | ı        | L        | L                       | 7                               | vdds                   | Yes       | 4        | PU/ PD                           | LVCMOS                       |
| 1122               | gpio_124                        | 4            | IO       |          | _                       | ľ                               | vaao                   | 100       | ,        | 1 0/1 2                          | Evolvico                     |
|                    | safe_mode                       | 7            | 10       |          |                         |                                 |                        |           |          |                                  |                              |
| T24                | hsusb0_ data0                   |              | IO       | L        | L                       | 7                               | vdds                   | Yes       | 4        | PU/ PD                           | LVCMOS                       |
| 124                | uart3_tx_ irtx                  | 2            | 0        |          | _                       | ľ                               | vaao                   | 100       | ,        | 1 0/1 2                          | Evolvico                     |
|                    | gpio_125                        | 4            | 10       |          |                         |                                 |                        |           |          |                                  |                              |
|                    | safe_mode                       | 7            | 10       |          |                         |                                 |                        |           |          |                                  |                              |
| Taa                | -                               |              | 10       | L        | 1                       | 7                               | vdds                   | Voc       | 4        | PU/ PD                           | LVCMOS                       |
| T23                | hsusb0_ data1<br>uart3_rx_ irrx |              | 10       | -        | -                       |                                 | vuus                   | Yes       | 4        | F 0/ FD                          | LVCIVIOS                     |
|                    | gpio_130                        | 4            | IO       | +        |                         |                                 |                        |           |          |                                  |                              |
|                    | safe_mode                       | 7            | 10       |          |                         |                                 |                        |           |          |                                  |                              |
| U24                | hsusb0_ data2                   |              | IO       | L        | L                       | 7                               | vdds                   | Yes       | 4        | PU/ PD                           | LVCMOS                       |
| 024                |                                 |              | 0        | -        | -                       |                                 | vuus                   | 100       | -        | F 0/ FD                          | LVCIVIOS                     |
|                    |                                 | 4            | 10       | 1        |                         |                                 |                        |           |          |                                  |                              |
|                    | gpio_131                        | 7            | Ю        | -        |                         |                                 |                        |           |          |                                  |                              |
| 1100               | safe_mode                       |              | 10       |          |                         | -                               | date                   | V         | 1        | DI I / P.S                       | LVONCS                       |
| U23                | hsusb0_ data3                   |              | 10       | L        | L                       | 7                               | vdds                   | Yes       | 4        | PU/ PD                           | LVCMOS                       |
|                    | uart3_cts_ rctx                 |              | 10       | 4        |                         |                                 |                        |           |          |                                  |                              |
|                    | gpio_169                        | 4            | Ю        | 4        |                         |                                 |                        |           |          |                                  |                              |
| 1410.4             | safe_mode                       | 7            | 10       |          |                         |                                 |                        |           |          | DI I/ BT                         | 11/01/02                     |
| W24                | hsusb0_ data4                   |              | IO       | L        | L                       | 7                               | vdds                   | Yes       | 4        | PU/ PD                           | LVCMOS                       |
|                    | gpio_188                        | 4            | Ю        | _        |                         |                                 |                        |           |          |                                  |                              |
|                    | safe_mode                       | 7            |          |          |                         |                                 |                        |           |          |                                  |                              |
| V23                | hsusb0_ data5                   |              | Ю        | L        | L                       | 7                               | vdds                   | Yes       | 4        | PU/ PD                           | LVCMOS                       |
|                    | gpio_189                        | 4            | Ю        |          |                         |                                 |                        |           |          |                                  |                              |
|                    | safe_mode                       | 7            |          |          |                         | <u> </u>                        | <u> </u>               |           |          |                                  |                              |



| BALL<br>BOTTOM [1] | BALL TOP [2]         | PIN NAME [3] | MODE [4] | TYPE [5] | BALL RESET<br>STATE [6] | BALL RESET<br>REL. STATE<br>[7] | RESET REL.<br>MODE [8] | POWER [9] | HYS [10]         | BUFFER<br>STRENG TH<br>(mA) [11] | PULLUP<br>/DOWN TYPE<br>[12] |
|--------------------|----------------------|--------------|----------|----------|-------------------------|---------------------------------|------------------------|-----------|------------------|----------------------------------|------------------------------|
| W23                | hsusb0_ data6        | 0            | Ю        | L        | L                       | 7                               | vdds                   | Yes       | 4                | PU/ PD                           | LVCMOS                       |
|                    | gpio_190             | 4            | Ю        |          |                         |                                 |                        |           |                  |                                  |                              |
|                    | safe_mode            | 7            |          |          |                         |                                 |                        |           |                  |                                  |                              |
| T22                | hsusb0_ data7        | 0            | Ю        | L        | L                       | 7                               | vdds                   | Yes       | 4                | PU/ PD                           | LVCMOS                       |
|                    | gpio_191             | 4            | Ю        |          |                         |                                 |                        |           |                  |                                  |                              |
|                    | safe_mode            | 7            |          |          |                         |                                 |                        |           |                  |                                  |                              |
| K20                | i2c1_scl             | 0            | IOD      | Н        | Н                       | 0                               | vdds                   | Yes       | 4                | PU/ PD                           | Open Drain                   |
| K21                | i2c1_sda             | 0            | IOD      | Н        | Н                       | 0                               | vdds                   | Yes       | 4                | PU/ PD                           | Open Drain                   |
| AC15               | i2c2_scl             | 0            | IOD      | Н        | Н                       | 7                               | vdds                   | Yes       | 4                | PU/ PD                           | Open Drain                   |
|                    | gpio_168             | 4            | Ю        |          |                         |                                 |                        |           |                  |                                  |                              |
|                    | safe_mode            | 7            |          |          |                         |                                 |                        |           |                  |                                  |                              |
| AC14               | i2c2_sda             | 0            | IOD      | Н        | Н                       | 7                               | vdds                   | Yes       | 4                | PU/ PD                           | Open Drain                   |
|                    | gpio_183             | 4            | Ю        |          |                         |                                 |                        |           |                  |                                  |                              |
|                    | safe_mode            | 7            |          |          |                         |                                 |                        |           |                  |                                  |                              |
| AC13               | i2c3_scl             | 0            | IOD      | Н        | Н                       | 7                               | vdds                   | Yes       | 4                | PU/ PD                           | Open Drain                   |
|                    | gpio_184             | 4            | Ю        |          |                         |                                 |                        |           |                  |                                  |                              |
|                    | safe_mode            | 7            |          |          |                         |                                 |                        |           |                  |                                  |                              |
| AC12               | i2c3_sda             | 0            | IOD      | Н        | Н                       | 7                               | vdds                   | Yes       | 4                | PU/ PD                           | Open Drain                   |
|                    | gpio_185             | 4            | Ю        |          |                         |                                 |                        |           |                  |                                  |                              |
|                    | safe_mode            | 7            |          |          |                         |                                 |                        |           |                  |                                  |                              |
| Y16                | i2c4_scl             | 0            | IOD      | Н        | Н                       | 0                               | vdds                   | Yes       | 4                | PU/ PD                           | Open Drain                   |
|                    | sys_ nvmode1         | 1            | 0        |          |                         |                                 |                        |           |                  |                                  |                              |
|                    | safe_mode            | 7            |          |          |                         |                                 |                        |           |                  |                                  |                              |
| Y15                | i2c4_sda             | 0            | IOD      | Н        | Н                       | 0                               | vdds                   | Yes       | 4                | PU/ PD                           | Open Drain                   |
|                    | sys_ nvmode2         | 1            | 0        |          |                         |                                 |                        |           |                  |                                  |                              |
|                    | safe_mode            | 7            |          |          |                         |                                 |                        |           |                  |                                  |                              |
| A24                | hdq_sio              | 0            | IOD      | Н        | Н                       | 7                               | vdds                   | Yes       | 4                | PU/ PD                           | LVCMOS                       |
|                    | sys_altclk           | 1            | I        |          |                         |                                 |                        |           |                  |                                  |                              |
|                    | i2c2_sccbe           | 2            | 0        |          |                         |                                 |                        |           |                  |                                  |                              |
|                    | i2c3_sccbe           | 3            | 0        |          |                         |                                 |                        |           |                  |                                  |                              |
|                    | gpio_170             | 4            | Ю        |          |                         |                                 |                        |           |                  |                                  |                              |
|                    | safe_mode            | 7            |          |          |                         |                                 |                        |           |                  |                                  |                              |
| T5                 | mcspi1_clk           | 0            | Ю        | L        | L                       | 7                               | vdds                   | Yes       | 4 <sup>(2)</sup> | PU/ PD                           | LVCMOS                       |
|                    | mmc2_dat4            | 1            | Ю        |          |                         |                                 |                        |           |                  |                                  |                              |
|                    | gpio_171             | 4            | Ю        |          |                         |                                 |                        |           |                  |                                  |                              |
|                    | safe_mode            | 7            |          |          |                         |                                 |                        |           |                  |                                  |                              |
| R4                 | mcspi1_ simo         | 0            | Ю        | L        | L                       | 7                               | vdds                   | Yes       | 4 <sup>(2)</sup> | PU/ PD                           | LVCMOS                       |
|                    | mmc2_dat5            | 1            | Ю        |          |                         |                                 |                        |           |                  |                                  |                              |
|                    | gpio_172             | 4            | Ю        |          |                         |                                 |                        |           |                  |                                  |                              |
|                    | safe_mode            | 7            |          |          |                         |                                 |                        |           |                  |                                  |                              |
| T4                 | mcspi1_ somi         | 0            | Ю        | L        | L                       | 7                               | vdds                   | Yes       | 4 (2)            | PU/ PD                           | LVCMOS                       |
|                    | mmc2_dat6            | 1            | Ю        |          |                         |                                 |                        |           |                  |                                  |                              |
|                    | gpio_173             | 4            | Ю        |          |                         |                                 |                        |           |                  |                                  |                              |
|                    | safe_mode            | 7            |          |          |                         |                                 |                        |           |                  |                                  |                              |
| T6                 | mcspi1_cs0           | 0            | Ю        | Н        | Н                       | 7                               | vdds                   | Yes       | 4 <sup>(2)</sup> | PU/ PD                           | LVCMOS                       |
|                    | mmc2_dat7            | 1            | Ю        |          |                         |                                 |                        |           |                  |                                  |                              |
|                    | gpio_174             | 4            | Ю        |          |                         |                                 |                        |           |                  |                                  |                              |
|                    | safe_mode            | 7            |          |          |                         |                                 |                        |           |                  |                                  |                              |
| R5                 | mcspi1_cs3           | 0            | 0        | Н        | Н                       | 7                               | vdds                   | Yes       | 4                | PU/ PD                           | LVCMOS                       |
|                    | hsusb2_tll_<br>data2 | 2            | Ю        |          |                         |                                 |                        |           |                  |                                  |                              |
|                    | hsusb2_ data2        | 3            | Ю        |          |                         |                                 |                        |           |                  |                                  |                              |
|                    | gpio_177             | 4            | Ю        |          |                         |                                 |                        |           |                  |                                  |                              |
|                    | mm2_txdat            | 5            | Ю        |          |                         |                                 |                        |           |                  |                                  |                              |

(2) The buffer strength of this IO cell is programmable (2, 4, 6, or 8 mA) according to the selected mode; the default value is described in



|                    |                            |              | . 45.0 - 0 | <b>_</b> u u | aracteris               | 00 (000                         | ,g., (o | 01111111404 | ,        |                                  |                              |
|--------------------|----------------------------|--------------|------------|--------------|-------------------------|---------------------------------|---------|-------------|----------|----------------------------------|------------------------------|
| BALL<br>BOTTOM [1] | BALL TOP [2]               | PIN NAME [3] | MODE [4]   | TYPE [5]     | BALL RESET<br>STATE [6] | BALL RESET<br>REL. STATE<br>[7] |         | POWER [9]   | HYS [10] | BUFFER<br>STRENG TH<br>(mA) [11] | PULLUP<br>/DOWN TYPE<br>[12] |
|                    | safe_mode                  | 7            |            |              |                         |                                 |         |             |          |                                  |                              |
| N5                 | mcspi2_clk                 | 0            | Ю          | L            | L                       | 7                               | vdds    | Yes         | 4        | PU/ PD                           | LVCMOS                       |
|                    | hsusb2_tll_<br>data7       | 2            | Ю          |              |                         |                                 |         |             |          |                                  |                              |
|                    | hsusb2_ data7              | 3            | 0          |              |                         |                                 |         |             |          |                                  |                              |
|                    | gpio_178                   | 4            | Ю          |              |                         |                                 |         |             |          |                                  |                              |
|                    | safe_mode                  | 7            |            |              |                         |                                 |         |             |          |                                  |                              |
| N4                 | mcspi2_ simo               | 0            | Ю          | L            | L                       | 7                               | vdds    | Yes         | 4        | PU/ PD                           | LVCMOS                       |
|                    | gpt9_pwm_evt               | 1            | Ю          |              |                         |                                 |         |             |          |                                  |                              |
|                    | hsusb2_tll_<br>data4       | 2            | Ю          |              |                         |                                 |         |             |          |                                  |                              |
|                    | hsusb2_ data4              | 3            | I          |              |                         |                                 |         |             |          |                                  |                              |
|                    | gpio_179                   | 4            | Ю          |              |                         |                                 |         |             |          |                                  |                              |
|                    | safe_mode                  | 7            |            |              |                         |                                 |         |             |          |                                  |                              |
| N3                 | mcspi2_ somi               | 0            | Ю          | L            | L                       | 7                               | vdds    | Yes         | 4        | PU/ PD                           | LVCMOS                       |
|                    | gpt10_pwm_e<br>vt          | 1            | Ю          |              |                         |                                 |         |             |          |                                  |                              |
|                    | hsusb2_tll_<br>data5       | 2            | Ю          |              |                         |                                 |         |             |          |                                  |                              |
|                    | hsusb2_ data5<br>gpio_180  | 3            | O<br>IO    | 1            |                         |                                 |         |             |          |                                  |                              |
|                    | safe_mode                  | 7            | 10         |              |                         |                                 |         |             |          |                                  |                              |
| M5                 | mcspi2_cs0                 | 0            | IO         | Н            | Н                       | 7                               | vdds    | Yes         | 4        | PU/ PD                           | LVCMOS                       |
| IWIS               | gpt11_pwm_e                |              | 10         |              |                         | ,                               | vuus    | 165         | 4        | F G/ F B                         | LVCIVIOS                     |
|                    | hsusb2_tll_<br>data6       | 2            | Ю          | _            |                         |                                 |         |             |          |                                  |                              |
|                    | hsusb2_ data6              | 2            | 0          |              |                         |                                 |         |             |          |                                  |                              |
|                    |                            | 4            | 10         |              |                         |                                 |         |             |          |                                  |                              |
|                    | gpio_181                   | 7            | 10         |              |                         |                                 |         |             |          |                                  |                              |
|                    | safe_mode                  | 0            | 0          |              |                         | 7                               | vdds    | V           | 4        | PU/ PD                           | LVCMOS                       |
| M4                 | mcspi2_cs1<br>gpt8_pwm_evt |              | 10         | L            | L                       | /                               | vaas    | Yes         | 4        | PU/ PD                           | LVCIVIOS                     |
|                    | hsusb2_tll_                | 2            | 10         |              |                         |                                 |         |             |          |                                  |                              |
|                    | data3                      | 2            | 10         |              |                         |                                 |         |             |          |                                  |                              |
|                    | hsusb2_ data3              | 3            | Ю          |              |                         |                                 |         |             |          |                                  |                              |
|                    | gpio_182                   | 4            | Ю          |              |                         |                                 |         |             |          |                                  |                              |
|                    | mm2_txen_n                 | 5            | Ю          |              |                         |                                 |         |             |          |                                  |                              |
|                    | safe_mode                  | 7            |            |              |                         |                                 |         |             |          |                                  |                              |
| AA16               | sys_32k                    | 0            | I          | Z            | I                       | NA                              | vdds    | Yes         | NA       | NA                               | LVCMOS                       |
| AD15               | sys_xtalin                 | 0            | I          | Z            | I                       | NA                              | vdds    | Yes         |          | NA                               | LVCMOS                       |
| AD14               | sys_xtalout                | 0            | 0          | Z            | 0                       | NA                              | vdds    | Yes         |          | NA                               | LVCMOS                       |
| Y13                | sys_clkreq                 | 0            | Ю          | 0            | 1                       | 0                               | vdds    | Yes         | 4        | PU/ PD                           | LVCMOS                       |
|                    | gpio_1                     | 4            | Ю          |              |                         |                                 |         |             |          |                                  |                              |
|                    | safe_mode                  | 7            |            |              |                         |                                 |         |             |          |                                  |                              |
| W16                | sys_nirq                   | 0            | I          | Н            | Н                       | 7                               | vdds    | Yes         | 4        | PU/ PD                           | LVCMOS                       |
|                    | gpio_0                     | 4            | Ю          |              |                         |                                 |         |             |          |                                  |                              |
|                    | safe_mode                  | 7            |            |              |                         |                                 |         |             |          |                                  |                              |
| AA10               | sys_<br>nrespwron          | 0            | ļ          | Z            | I                       | NA                              | vdds    | Yes         | NA       | NA                               | LVCMOS                       |
| Y10                | sys_<br>nreswarm           | 0            | IOD        | 0            | 1 (PU)                  | 0                               | vdds    | Yes         | 4        | PU/ PD                           | LVCMOS                       |
|                    | gpio_30                    | 4            | Ю          |              |                         |                                 |         |             |          |                                  |                              |
|                    | safe_mode                  | 7            |            |              |                         |                                 |         |             |          |                                  |                              |
| AB12               | sys_boot0                  | 0            | I          | Z            | Z                       | 0                               | vdds    | Yes         | 4        | PU/ PD                           | LVCMOS                       |
|                    | gpio_2                     | 4            | Ю          |              |                         |                                 |         |             |          |                                  |                              |
|                    | safe_mode                  | 7            |            |              |                         |                                 |         |             |          |                                  |                              |
| AC16               | sys_boot1                  | 0            | I          | Z            | Z                       | 0                               | vdds    | Yes         | 4        | PU/ PD                           | LVCMOS                       |
|                    | gpio_3                     | 4            | Ю          |              |                         |                                 |         |             |          |                                  |                              |



| STATE   STATE   STATE   STATE   STATE   STATE   STATE   STATE   STATE   STATE   STATE   STATE   STATE   STATE   STATE   STATE   STATE   STATE   STATE   STATE   STATE   STATE   STATE   STATE   STATE   STATE   STATE   STATE   STATE   STATE   STATE   STATE   STATE   STATE   STATE   STATE   STATE   STATE   STATE   STATE   STATE   STATE   STATE   STATE   STATE   STATE   STATE   STATE   STATE   STATE   STATE   STATE   STATE   STATE   STATE   STATE   STATE   STATE   STATE   STATE   STATE   STATE   STATE   STATE   STATE   STATE   STATE   STATE   STATE   STATE   STATE   STATE   STATE   STATE   STATE   STATE   STATE   STATE   STATE   STATE   STATE   STATE   STATE   STATE   STATE   STATE   STATE   STATE   STATE   STATE   STATE   STATE   STATE   STATE   STATE   STATE   STATE   STATE   STATE   STATE   STATE   STATE   STATE   STATE   STATE   STATE   STATE   STATE   STATE   STATE   STATE   STATE   STATE   STATE   STATE   STATE   STATE   STATE   STATE   STATE   STATE   STATE   STATE   STATE   STATE   STATE   STATE   STATE   STATE   STATE   STATE   STATE   STATE   STATE   STATE   STATE   STATE   STATE   STATE   STATE   STATE   STATE   STATE   STATE   STATE   STATE   STATE   STATE   STATE   STATE   STATE   STATE   STATE   STATE   STATE   STATE   STATE   STATE   STATE   STATE   STATE   STATE   STATE   STATE   STATE   STATE   STATE   STATE   STATE   STATE   STATE   STATE   STATE   STATE   STATE   STATE   STATE   STATE   STATE   STATE   STATE   STATE   STATE   STATE   STATE   STATE   STATE   STATE   STATE   STATE   STATE   STATE   STATE   STATE   STATE   STATE   STATE   STATE   STATE   STATE   STATE   STATE   STATE   STATE   STATE   STATE   STATE   STATE   STATE   STATE   STATE   STATE   STATE   STATE   STATE   STATE   STATE   STATE   STATE   STATE   STATE   STATE   STATE   STATE   STATE   STATE   STATE   STATE   STATE   STATE   STATE   STATE   STATE   STATE   STATE   STATE   STATE   STATE   STATE   STATE   STATE   STATE   STATE   STATE   STATE   STATE   STATE   STATE   STATE   STATE   STATE   STATE   STATE   STATE   STATE   STAT |                    |               |              | I UDIC E U | . Dali Ch | ai aotoi is             | 1103 (000  | , i kg., (o            | on time a | ,        |           |            |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|---------------|--------------|------------|-----------|-------------------------|------------|------------------------|-----------|----------|-----------|------------|
| March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   Marc | BALL<br>BOTTOM [1] | BALL TOP [2]  | PIN NAME [3] | MODE [4]   | TYPE [5]  | BALL RESET<br>STATE [6] | REL. STATE | RESET REL.<br>MODE [8] | POWER [9] | HYS [10] | STRENG TH | /DOWN TYPE |
| Spring   Spring   Spring   Spring   Spring   Spring   Spring   Spring   Spring   Spring   Spring   Spring   Spring   Spring   Spring   Spring   Spring   Spring   Spring   Spring   Spring   Spring   Spring   Spring   Spring   Spring   Spring   Spring   Spring   Spring   Spring   Spring   Spring   Spring   Spring   Spring   Spring   Spring   Spring   Spring   Spring   Spring   Spring   Spring   Spring   Spring   Spring   Spring   Spring   Spring   Spring   Spring   Spring   Spring   Spring   Spring   Spring   Spring   Spring   Spring   Spring   Spring   Spring   Spring   Spring   Spring   Spring   Spring   Spring   Spring   Spring   Spring   Spring   Spring   Spring   Spring   Spring   Spring   Spring   Spring   Spring   Spring   Spring   Spring   Spring   Spring   Spring   Spring   Spring   Spring   Spring   Spring   Spring   Spring   Spring   Spring   Spring   Spring   Spring   Spring   Spring   Spring   Spring   Spring   Spring   Spring   Spring   Spring   Spring   Spring   Spring   Spring   Spring   Spring   Spring   Spring   Spring   Spring   Spring   Spring   Spring   Spring   Spring   Spring   Spring   Spring   Spring   Spring   Spring   Spring   Spring   Spring   Spring   Spring   Spring   Spring   Spring   Spring   Spring   Spring   Spring   Spring   Spring   Spring   Spring   Spring   Spring   Spring   Spring   Spring   Spring   Spring   Spring   Spring   Spring   Spring   Spring   Spring   Spring   Spring   Spring   Spring   Spring   Spring   Spring   Spring   Spring   Spring   Spring   Spring   Spring   Spring   Spring   Spring   Spring   Spring   Spring   Spring   Spring   Spring   Spring   Spring   Spring   Spring   Spring   Spring   Spring   Spring   Spring   Spring   Spring   Spring   Spring   Spring   Spring   Spring   Spring   Spring   Spring   Spring   Spring   Spring   Spring   Spring   Spring   Spring   Spring   Spring   Spring   Spring   Spring   Spring   Spring   Spring   Spring   Spring   Spring   Spring   Spring   Spring   Spring   Spring   Spring   Spring   Spring   Spring   Spring   S |                    | safe_mode     | 7            |            |           |                         |            |                        |           |          |           |            |
| Substitution   Substitution   Substitution   Substitution   Substitution   Substitution   Substitution   Substitution   Substitution   Substitution   Substitution   Substitution   Substitution   Substitution   Substitution   Substitution   Substitution   Substitution   Substitution   Substitution   Substitution   Substitution   Substitution   Substitution   Substitution   Substitution   Substitution   Substitution   Substitution   Substitution   Substitution   Substitution   Substitution   Substitution   Substitution   Substitution   Substitution   Substitution   Substitution   Substitution   Substitution   Substitution   Substitution   Substitution   Substitution   Substitution   Substitution   Substitution   Substitution   Substitution   Substitution   Substitution   Substitution   Substitution   Substitution   Substitution   Substitution   Substitution   Substitution   Substitution   Substitution   Substitution   Substitution   Substitution   Substitution   Substitution   Substitution   Substitution   Substitution   Substitution   Substitution   Substitution   Substitution   Substitution   Substitution   Substitution   Substitution   Substitution   Substitution   Substitution   Substitution   Substitution   Substitution   Substitution   Substitution   Substitution   Substitution   Substitution   Substitution   Substitution   Substitution   Substitution   Substitution   Substitution   Substitution   Substitution   Substitution   Substitution   Substitution   Substitution   Substitution   Substitution   Substitution   Substitution   Substitution   Substitution   Substitution   Substitution   Substitution   Substitution   Substitution   Substitution   Substitution   Substitution   Substitution   Substitution   Substitution   Substitution   Substitution   Substitution   Substitution   Substitution   Substitution   Substitution   Substitution   Substitution   Substitution   Substitution   Substitution   Substitution   Substitution   Substitution   Substitution   Substitution   Substitution   Substitution   Subs | AD17               | sys_boot2     | 0            | I          | Z         | Z                       | 0          | vdds                   | Yes       | 4        | PU/ PD    | LVCMOS     |
| March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   March   Marc |                    | gpio_4        | 4            | Ю          |           |                         |            |                        |           |          |           |            |
| SPO_S   4   0   0   0   1   2   2   2   0   1   0   0   0   0   0   0   0   0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                    | safe_mode     | 7            |            |           |                         |            |                        |           |          |           |            |
| Safe mode   7                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | AD18               | sys_boot3     | 0            | I          | Z         | Z                       | 0          | vdds                   | Yes       | 4        | PU/ PD    | LVCMOS     |
| Section   Section   Section   Section   Section   Section   Section   Section   Section   Section   Section   Section   Section   Section   Section   Section   Section   Section   Section   Section   Section   Section   Section   Section   Section   Section   Section   Section   Section   Section   Section   Section   Section   Section   Section   Section   Section   Section   Section   Section   Section   Section   Section   Section   Section   Section   Section   Section   Section   Section   Section   Section   Section   Section   Section   Section   Section   Section   Section   Section   Section   Section   Section   Section   Section   Section   Section   Section   Section   Section   Section   Section   Section   Section   Section   Section   Section   Section   Section   Section   Section   Section   Section   Section   Section   Section   Section   Section   Section   Section   Section   Section   Section   Section   Section   Section   Section   Section   Section   Section   Section   Section   Section   Section   Section   Section   Section   Section   Section   Section   Section   Section   Section   Section   Section   Section   Section   Section   Section   Section   Section   Section   Section   Section   Section   Section   Section   Section   Section   Section   Section   Section   Section   Section   Section   Section   Section   Section   Section   Section   Section   Section   Section   Section   Section   Section   Section   Section   Section   Section   Section   Section   Section   Section   Section   Section   Section   Section   Section   Section   Section   Section   Section   Section   Section   Section   Section   Section   Section   Section   Section   Section   Section   Section   Section   Section   Section   Section   Section   Section   Section   Section   Section   Section   Section   Section   Section   Section   Section   Section   Section   Section   Section   Section   Section   Section   Section   Section   Section   Section   Section   Section   Section   Section   Sect |                    | gpio_5        |              | Ю          |           |                         |            |                        |           |          |           |            |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                    | safe_mode     |              |            |           |                         |            |                        |           |          |           |            |
| 2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | AC17               | sys_boot4     | 0            | I          | Z         | Z                       | 0          | vdds                   | Yes       | 4        | PU/ PD    | LVCMOS     |
| AB16   3ys_Doots   7                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                    |               |              |            |           |                         |            |                        |           |          |           |            |
| No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.   No.  |                    | gpio_6        | 4            | Ю          |           |                         |            |                        |           |          |           |            |
| MATE   September   Mate   Mate   Mate   Mate   Mate   Mate   Mate   Mate   Mate   Mate   Mate   Mate   Mate   Mate   Mate   Mate   Mate   Mate   Mate   Mate   Mate   Mate   Mate   Mate   Mate   Mate   Mate   Mate   Mate   Mate   Mate   Mate   Mate   Mate   Mate   Mate   Mate   Mate   Mate   Mate   Mate   Mate   Mate   Mate   Mate   Mate   Mate   Mate   Mate   Mate   Mate   Mate   Mate   Mate   Mate   Mate   Mate   Mate   Mate   Mate   Mate   Mate   Mate   Mate   Mate   Mate   Mate   Mate   Mate   Mate   Mate   Mate   Mate   Mate   Mate   Mate   Mate   Mate   Mate   Mate   Mate   Mate   Mate   Mate   Mate   Mate   Mate   Mate   Mate   Mate   Mate   Mate   Mate   Mate   Mate   Mate   Mate   Mate   Mate   Mate   Mate   Mate   Mate   Mate   Mate   Mate   Mate   Mate   Mate   Mate   Mate   Mate   Mate   Mate   Mate   Mate   Mate   Mate   Mate   Mate   Mate   Mate   Mate   Mate   Mate   Mate   Mate   Mate   Mate   Mate   Mate   Mate   Mate   Mate   Mate   Mate   Mate   Mate   Mate   Mate   Mate   Mate   Mate   Mate   Mate   Mate   Mate   Mate   Mate   Mate   Mate   Mate   Mate   Mate   Mate   Mate   Mate   Mate   Mate   Mate   Mate   Mate   Mate   Mate   Mate   Mate   Mate   Mate   Mate   Mate   Mate   Mate   Mate   Mate   Mate   Mate   Mate   Mate   Mate   Mate   Mate   Mate   Mate   Mate   Mate   Mate   Mate   Mate   Mate   Mate   Mate   Mate   Mate   Mate   Mate   Mate   Mate   Mate   Mate   Mate   Mate   Mate   Mate   Mate   Mate   Mate   Mate   Mate   Mate   Mate   Mate   Mate   Mate   Mate   Mate   Mate   Mate   Mate   Mate   Mate   Mate   Mate   Mate   Mate   Mate   Mate   Mate   Mate   Mate   Mate   Mate   Mate   Mate   Mate   Mate   Mate   Mate   Mate   Mate   Mate   Mate   Mate   Mate   Mate   Mate   Mate   Mate   Mate   Mate   Mate   Mate   Mate   Mate   Mate   Mate   Mate   Mate   Mate   Mate   Mate   Mate   Mate   Mate   Mate   Mate   Mate   Mate   Mate   Mate   Mate   Mate   Mate   Mate   Mate   Mate   Mate   Mate   Mate   Mate   Mate   Mate   Mate   Mate   Mate   Mate   Mate   Mate   Mate   Mate   Ma |                    | safe_mode     | 7            |            |           |                         |            |                        |           |          |           |            |
| See   Find   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See   See | AB16               | sys_boot5     | 0            | I          | Z         | Z                       | 0          | vdds                   | Yes       | 4        | PU/ PD    | LVCMOS     |
| MA15   Sys_bool6   7                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                    |               | 1            | 0          |           |                         |            |                        |           |          |           |            |
| NATE   Sys_boolf   0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                    | gpio_7        | 4            | Ю          |           |                         |            |                        |           |          |           |            |
| Spin   Spin   Spin   Spin   Spin   Spin   Spin   Spin   Spin   Spin   Spin   Spin   Spin   Spin   Spin   Spin   Spin   Spin   Spin   Spin   Spin   Spin   Spin   Spin   Spin   Spin   Spin   Spin   Spin   Spin   Spin   Spin   Spin   Spin   Spin   Spin   Spin   Spin   Spin   Spin   Spin   Spin   Spin   Spin   Spin   Spin   Spin   Spin   Spin   Spin   Spin   Spin   Spin   Spin   Spin   Spin   Spin   Spin   Spin   Spin   Spin   Spin   Spin   Spin   Spin   Spin   Spin   Spin   Spin   Spin   Spin   Spin   Spin   Spin   Spin   Spin   Spin   Spin   Spin   Spin   Spin   Spin   Spin   Spin   Spin   Spin   Spin   Spin   Spin   Spin   Spin   Spin   Spin   Spin   Spin   Spin   Spin   Spin   Spin   Spin   Spin   Spin   Spin   Spin   Spin   Spin   Spin   Spin   Spin   Spin   Spin   Spin   Spin   Spin   Spin   Spin   Spin   Spin   Spin   Spin   Spin   Spin   Spin   Spin   Spin   Spin   Spin   Spin   Spin   Spin   Spin   Spin   Spin   Spin   Spin   Spin   Spin   Spin   Spin   Spin   Spin   Spin   Spin   Spin   Spin   Spin   Spin   Spin   Spin   Spin   Spin   Spin   Spin   Spin   Spin   Spin   Spin   Spin   Spin   Spin   Spin   Spin   Spin   Spin   Spin   Spin   Spin   Spin   Spin   Spin   Spin   Spin   Spin   Spin   Spin   Spin   Spin   Spin   Spin   Spin   Spin   Spin   Spin   Spin   Spin   Spin   Spin   Spin   Spin   Spin   Spin   Spin   Spin   Spin   Spin   Spin   Spin   Spin   Spin   Spin   Spin   Spin   Spin   Spin   Spin   Spin   Spin   Spin   Spin   Spin   Spin   Spin   Spin   Spin   Spin   Spin   Spin   Spin   Spin   Spin   Spin   Spin   Spin   Spin   Spin   Spin   Spin   Spin   Spin   Spin   Spin   Spin   Spin   Spin   Spin   Spin   Spin   Spin   Spin   Spin   Spin   Spin   Spin   Spin   Spin   Spin   Spin   Spin   Spin   Spin   Spin   Spin   Spin   Spin   Spin   Spin   Spin   Spin   Spin   Spin   Spin   Spin   Spin   Spin   Spin   Spin   Spin   Spin   Spin   Spin   Spin   Spin   Spin   Spin   Spin   Spin   Spin   Spin   Spin   Spin   Spin   Spin   Spin   Spin   Spin   Spin   Spin   Spin   Spin   Spin   Spin   Spin    |                    | safe_mode     | 7            |            |           |                         |            |                        |           |          |           |            |
| AD23         sys_off_mode         7         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | AA15               | sys_boot6     | 0            | I          | Z         | Z                       | 0          | vdds                   | Yes       | 4        | PU/ PD    | LVCMOS     |
| Sys_off_mode   O                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                    | gpio_8        | 4            | Ю          |           |                         |            |                        |           |          |           |            |
| Spin                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                    | safe_mode     | 7            |            |           |                         |            |                        |           |          |           |            |
| Sefe_mode   7                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | AD23               | sys_off_ mode | 0            | 0          | 0         | L                       | 7          | vdds                   | Yes       | 4        | PU/ PD    | LVCMOS     |
| Very   Very   Very   Very   Very   Very   Very   Very   Very   Very   Very   Very   Very   Very   Very   Very   Very   Very   Very   Very   Very   Very   Very   Very   Very   Very   Very   Very   Very   Very   Very   Very   Very   Very   Very   Very   Very   Very   Very   Very   Very   Very   Very   Very   Very   Very   Very   Very   Very   Very   Very   Very   Very   Very   Very   Very   Very   Very   Very   Very   Very   Very   Very   Very   Very   Very   Very   Very   Very   Very   Very   Very   Very   Very   Very   Very   Very   Very   Very   Very   Very   Very   Very   Very   Very   Very   Very   Very   Very   Very   Very   Very   Very   Very   Very   Very   Very   Very   Very   Very   Very   Very   Very   Very   Very   Very   Very   Very   Very   Very   Very   Very   Very   Very   Very   Very   Very   Very   Very   Very   Very   Very   Very   Very   Very   Very   Very   Very   Very   Very   Very   Very   Very   Very   Very   Very   Very   Very   Very   Very   Very   Very   Very   Very   Very   Very   Very   Very   Very   Very   Very   Very   Very   Very   Very   Very   Very   Very   Very   Very   Very   Very   Very   Very   Very   Very   Very   Very   Very   Very   Very   Very   Very   Very   Very   Very   Very   Very   Very   Very   Very   Very   Very   Very   Very   Very   Very   Very   Very   Very   Very   Very   Very   Very   Very   Very   Very   Very   Very   Very   Very   Very   Very   Very   Very   Very   Very   Very   Very   Very   Very   Very   Very   Very   Very   Very   Very   Very   Very   Very   Very   Very   Very   Very   Very   Very   Very   Very   Very   Very   Very   Very   Very   Very   Very   Very   Very   Very   Very   Very   Very   Very   Very   Very   Very   Very   Very   Very   Very   Very   Very   Very   Very   Very   Very   Very   Very   Very   Very   Very   Very   Very   Very   Very   Very   Very   Very   Very   Very   Very   Very   Very   Very   Very   Very   Very   Very   Very   Very   Very   Very   Very   Very   Very   Very   Very   Very   Very   Very   Very   Very   Very    |                    | gpio_9        | 4            | Ю          |           |                         |            |                        |           |          |           |            |
| AAA6                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                    | safe_mode     | 7            |            |           |                         |            |                        |           |          |           |            |
| Safe_mode   7                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Y7                 | sys_clkout1   |              |            | L         | L                       | 7          | vdds                   | Yes       | 4        | PU/ PD    | LVCMOS     |
| NAGE   Sys_clicust2   O                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                    | gpio_10       |              | Ю          |           |                         |            |                        |           |          |           |            |
| Spic_186   4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                    |               |              |            |           |                         |            |                        |           |          |           |            |
| Safe_mode   7                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | AA6                | -             |              |            | L         | L                       | 7          | vdds                   | Yes       | 4        | PU/ PD    | LVCMOS     |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                    |               |              | Ю          |           |                         |            |                        |           |          |           |            |
| AB6   jiag_tck   0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                    |               |              |            |           |                         |            |                        |           |          |           |            |
| AA7                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | AB7                |               |              | I          | L         |                         |            |                        |           |          |           |            |
| AA9   jlag_tms_msc   0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                    | -             |              | I          | L         | -                       |            |                        |           |          |           |            |
| AB10   jiag_idi   0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                    |               |              |            | =         |                         |            |                        |           |          |           |            |
| AB9   jiag_tdo   0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                    |               |              | Ю          |           |                         |            |                        |           |          |           |            |
| AC24   jtag_emu0   0   IO   H   H   0   Vdds   Yes   4   PU/PD   LVCMOS     pio_11                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                    |               |              | -          | H         |                         |            |                        |           |          |           |            |
| Spio_11                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                    |               |              |            | L         |                         |            |                        |           |          |           |            |
| Safe_mode   7                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | AC24               |               |              |            | Н         | Н                       | 0          | vdds                   | Yes       | 4        | PU/ PD    | LVCMOS     |
| AD24                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                    |               |              | Ю          |           |                         |            |                        |           |          |           |            |
| Safe_mode   7                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 4 D O 4            |               |              | 10         |           |                         |            |                        |           |          | DI I DD   |            |
| Safe_mode   7                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | AD24               |               |              |            | Н         | Н                       | 0          | vaas                   | Yes       | 4        | PU/ PD    | LVCMOS     |
| AC1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                    |               |              | 10         |           |                         |            |                        |           |          |           |            |
| mcbsp5_clkx   1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | AC1                |               |              | 0          | ш         | ш                       | 4          | vddo                   | Voc       | 4        | DLI/ DD   | LVCMCS     |
| mmc3_clk   2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | AC I               |               |              |            | П         | П                       | 4          | vuus                   | 1 65      | 4        | FU/ PD    | LVCIVIOS   |
| hsusb1_stp   3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                    |               |              |            |           |                         |            |                        |           |          |           |            |
| Gpio_12                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                    |               |              |            |           |                         |            |                        |           |          |           |            |
| Martin                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                    | -             |              |            |           |                         |            |                        |           |          |           |            |
| hsusb1_tll_stp   6                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                    |               |              |            |           |                         |            |                        |           |          |           |            |
| AD3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                    |               |              | 1          |           |                         |            |                        |           |          |           |            |
| mmc3_cmd   2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | AD3                |               |              | 0          | Н         | Н                       | 4          | vdds                   | Yes       | 4        | PLI/ PD   | LVCMOS     |
| hsusb1_clk         3         O           gpio_13         4         IO           hsusb1_tll_clk         6         O   AD6 etk_d0 0 0 H H H 4 vdds Yes 4 PU/ PD LVCMOS                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | AD3                |               |              |            | "         |                         | 7          | vuus                   | 100       | -        | 10/70     | LVCIVIOS   |
| gpio_13                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                    |               |              |            |           |                         |            |                        |           |          |           |            |
| hsusb1_til_clk   6                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                    |               |              |            |           |                         |            |                        |           |          |           |            |
| AD6 etk_d0 0 O H H H 4 vdds Yes 4 PU/PD LVCMOS                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                    |               |              |            |           |                         |            |                        |           |          |           |            |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | AD6                |               |              |            | Н         | Н                       | 4          | vdds                   | Yes       | 4        | PU/PD     | LVCMOS     |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 50                 |               |              |            |           |                         |            | . 300                  | . 55      |          | . 5, 1 5  |            |



| BALL<br>BOTTOM [1] | BALL TOP [2]         | PIN NAME [3] | MODE [4] | TYPE [5] | BALL RESET<br>STATE [6] | BALL RESET<br>REL. STATE<br>[7] | RESET REL.<br>MODE [8] | POWER [9] | HYS [10] | BUFFER<br>STRENG TH<br>(mA) [11] | PULLUP<br>/DOWN TYPE<br>[12] |
|--------------------|----------------------|--------------|----------|----------|-------------------------|---------------------------------|------------------------|-----------|----------|----------------------------------|------------------------------|
|                    | mmc3_dat4            | 2            | Ю        |          |                         |                                 |                        |           |          |                                  |                              |
|                    | hsusb1_ data0        | 3            | Ю        |          |                         |                                 |                        |           |          |                                  |                              |
|                    | gpio_14              | 4            | Ю        |          |                         |                                 |                        |           |          |                                  |                              |
|                    | mm1_rxrcv            | 5            | Ю        |          |                         |                                 |                        |           |          |                                  |                              |
|                    | hsusb1_tll_<br>data0 | 6            | Ю        |          |                         |                                 |                        |           |          |                                  |                              |
| AC6                | etk_d1               | 0            | 0        | Н        | Н                       | 4                               | vdds                   | Yes       | 4        | PU/ PD                           | LVCMOS                       |
|                    | mcspi3_ somi         | 1            | Ю        |          |                         |                                 |                        |           |          |                                  |                              |
|                    | hsusb1_ data1        | 3            | Ю        |          |                         |                                 |                        |           |          |                                  |                              |
|                    | gpio_15              | 4            | Ю        |          |                         |                                 |                        |           |          |                                  |                              |
|                    | mm1_txse0            | 5            | Ю        |          |                         |                                 |                        |           |          |                                  |                              |
|                    | hsusb1_tll_<br>data1 | 6            | Ю        |          |                         |                                 |                        |           |          |                                  |                              |
| AC7                | etk_d2               | 0            | 0        | Н        | Н                       | 4                               | vdds                   | Yes       | 4        | PU/ PD                           | LVCMOS                       |
|                    | mcspi3_cs0           | 1            | Ю        |          |                         |                                 |                        |           |          |                                  |                              |
|                    | hsusb1_ data2        |              | Ю        |          |                         |                                 |                        |           |          |                                  |                              |
|                    | gpio_16              | 4            | Ю        |          |                         |                                 |                        |           |          |                                  |                              |
|                    | mm1_txdat            | 5            | Ю        |          |                         |                                 |                        |           |          |                                  |                              |
|                    | hsusb1_tll_dat<br>a2 | 6            | Ю        |          |                         |                                 |                        |           |          |                                  |                              |
| AD8                | etk_d3               | 0            | 0        | Н        | Н                       | 4                               | vdds                   | Yes       | 4        | PU/ PD                           | LVCMOS                       |
|                    | mcspi3_clk           | 1            | Ю        |          |                         |                                 |                        |           |          |                                  |                              |
|                    | mmc3_dat3            | 2            | Ю        |          |                         |                                 |                        |           |          |                                  |                              |
|                    | hsusb1_ data7        |              | Ю        |          |                         |                                 |                        |           |          |                                  |                              |
|                    | gpio_17              | 4            | Ю        |          |                         |                                 |                        |           |          |                                  |                              |
|                    | hsusb1_tll_<br>data7 | 6            | Ю        |          |                         |                                 |                        |           |          |                                  |                              |
| AC5                | etk_d4               | 0            | 0        | L        | L                       | 4                               | vdds                   | Yes       | 4        | PU/ PD                           | LVCMOS                       |
|                    | mcbsp5_dr            | 1            | I        |          |                         |                                 |                        |           |          |                                  |                              |
|                    | mmc3_dat0            | 2            | Ю        |          |                         |                                 |                        |           |          |                                  |                              |
|                    | hsusb1_ data4        |              | Ю        |          |                         |                                 |                        |           |          |                                  |                              |
|                    | gpio_18              | 4            | Ю        |          |                         |                                 |                        |           |          |                                  |                              |
|                    | hsusb1_tll_<br>data4 | 6            | Ю        |          |                         |                                 |                        |           |          |                                  |                              |
| AD2                | etk_d5               | 0            | 0        | L        | L                       | 4                               | vdds                   | Yes       | 4        | PU/ PD                           | LVCMOS                       |
|                    | mcbsp5_fsx           | 1            | Ю        |          |                         |                                 |                        |           |          |                                  |                              |
|                    | mmc3_dat1            | 2            | Ю        |          |                         |                                 |                        |           |          |                                  |                              |
|                    | hsusb1_ data5        |              | Ю        |          |                         |                                 |                        |           |          |                                  |                              |
|                    | gpio_19              | 4            | Ю        |          |                         |                                 |                        |           |          |                                  |                              |
|                    | data5                | 6            | Ю        |          |                         |                                 |                        |           |          |                                  |                              |
| AC8                | etk_d6               | 0            | 0        | L        | L                       | 4                               | vdds                   | Yes       | 4        | PU/ PD                           | LVCMOS                       |
|                    | mcbsp5_dx            | 1            | Ю        |          |                         |                                 |                        |           |          |                                  |                              |
|                    | mmc3_dat2            | 2            | Ю        |          |                         |                                 |                        |           |          |                                  |                              |
|                    | hsusb1_ data6        |              | Ю        |          |                         |                                 |                        |           |          |                                  |                              |
|                    | gpio_20              | 4            | Ю        |          |                         |                                 |                        |           |          |                                  |                              |
|                    | hsusb1_tll_<br>data6 | 6            | Ю        |          |                         |                                 |                        |           |          |                                  |                              |
| AD9                | etk_d7               | 0            | 0        | L        | L                       | 4                               | vdds                   | Yes       | 4        | PU/ PD                           | LVCMOS                       |
|                    | mcspi3_cs1           | 1            | 0        |          |                         |                                 |                        |           |          |                                  |                              |
|                    | mmc3_dat7            | 2            | Ю        |          |                         |                                 |                        |           |          |                                  |                              |
|                    | hsusb1_ data3        |              | Ю        |          |                         |                                 |                        |           |          |                                  |                              |
|                    | gpio_21              | 4            | Ю        |          |                         |                                 |                        |           |          |                                  |                              |
|                    | mm1_txen_n           | 5            | Ю        |          |                         |                                 |                        |           |          |                                  |                              |
|                    | hsusb1_tll_<br>data3 | 6            | Ю        |          |                         |                                 |                        |           |          |                                  |                              |
| AC4                | etk_d8               | 0            | 0        | L        | L                       | 4                               | vdds                   | Yes       | 4        | PU/ PD                           | LVCMOS                       |



| BALL<br>BOTTOM [1]                                                                                                                      | BALL TOP [2]         | PIN NAME [3] |      | TYPE [5] |           | BALL RESET<br>REL. STATE | RESET REL. | POWER [9] | HYS [10] | BUFFER<br>STRENG TH | PULLUP<br>/DOWN TYPE |
|-----------------------------------------------------------------------------------------------------------------------------------------|----------------------|--------------|------|----------|-----------|--------------------------|------------|-----------|----------|---------------------|----------------------|
| 20110[1]                                                                                                                                |                      |              |      |          | OTATE [0] | [7]                      | mobe [o]   |           |          | (mA) [11]           | [12]                 |
|                                                                                                                                         | sys_drm_<br>msecure  | 1            | 0    |          |           |                          |            |           |          |                     |                      |
|                                                                                                                                         | mmc3_dat6            | 2            | Ю    |          |           |                          |            |           |          |                     |                      |
|                                                                                                                                         | hsusb1_dir           | 3            | I    |          |           |                          |            |           |          |                     |                      |
|                                                                                                                                         | gpio_22              | 4            | Ю    |          |           |                          |            |           |          |                     |                      |
|                                                                                                                                         | hsusb1_tll_dir       | 6            | 0    |          |           |                          |            |           |          |                     |                      |
| AD5                                                                                                                                     | etk_d9               | 0            | 0    | L        | L         | 4                        | vdds       | Yes       | 4        | PU/ PD              | LVCMOS               |
|                                                                                                                                         | sys_secure_in        |              | 0    | _        |           |                          |            |           |          |                     |                      |
|                                                                                                                                         | dic ator             |              | 10   | -        |           |                          |            |           |          |                     |                      |
|                                                                                                                                         | mmc3_dat5            | 2            | IO . |          |           |                          |            |           |          |                     |                      |
|                                                                                                                                         | hsusb1_nxt           | 3            | 1    | -        |           |                          |            |           |          |                     |                      |
|                                                                                                                                         | gpio_23              | 4            | 10   |          |           |                          |            |           |          |                     |                      |
|                                                                                                                                         | mm1_rxdm             | 5            | IO   |          |           |                          |            |           |          |                     |                      |
|                                                                                                                                         | hsusb1_tll_nxt       |              | 0    |          |           |                          |            |           |          |                     |                      |
| AC3                                                                                                                                     | etk_d10              | 0            | 0    | L        | L         | 4                        | vdds       | Yes       | 4        | PU/ PD              | LVCMOS               |
|                                                                                                                                         | uart1_rx             | 2            | I    |          |           |                          |            |           |          |                     |                      |
|                                                                                                                                         | hsusb2_clk           | 3            | 0    |          |           |                          |            |           |          |                     |                      |
|                                                                                                                                         | gpio_24              | 4            | Ю    |          |           |                          |            |           |          |                     |                      |
|                                                                                                                                         | hsusb2_tll_clk       |              | 0    |          |           |                          |            |           |          |                     |                      |
| AC9                                                                                                                                     | etk_d11              | 0            | 0    | L        | L         | 4                        | vdds       | Yes       | 4        | PU/ PD              | LVCMOS               |
|                                                                                                                                         | hsusb2_stp           | 3            | 0    |          |           |                          |            |           |          |                     |                      |
|                                                                                                                                         | gpio_25              | 4            | Ю    |          |           |                          |            |           |          |                     |                      |
|                                                                                                                                         | mm2_rxdp             | 5            | Ю    |          |           |                          |            |           |          |                     |                      |
|                                                                                                                                         | hsusb2_tll_stp       | 6            | I    |          |           |                          |            |           |          |                     |                      |
| AC10                                                                                                                                    | etk_d12              | 0            | 0    | L        | L         | 4                        | vdds       | Yes       | 4        | PU/ PD              | LVCMOS               |
|                                                                                                                                         | hsusb2_dir           | 3            | I    |          |           |                          |            |           |          |                     |                      |
|                                                                                                                                         | gpio_26              | 4            | Ю    |          |           |                          |            |           |          |                     |                      |
|                                                                                                                                         | hsusb2_tll_dir       | 6            | 0    |          |           |                          |            |           |          |                     |                      |
| AD11                                                                                                                                    | etk_d13              | 0            | 0    | L        | L         | 4                        | vdds       | Yes       | 4        | PU/ PD              | LVCMOS               |
|                                                                                                                                         | hsusb2_nxt           | 3            | I    |          |           |                          |            |           |          |                     |                      |
|                                                                                                                                         | gpio_27              | 4            | Ю    |          |           |                          |            |           |          |                     |                      |
|                                                                                                                                         | mm2_rxdm             | 5            | Ю    |          |           |                          |            |           |          |                     |                      |
|                                                                                                                                         | hsusb2_tll_nxt       | 6            | 0    |          |           |                          |            |           |          |                     |                      |
| AC11                                                                                                                                    | etk_d14              | 0            | 0    | L        | L         | 4                        | vdds       | Yes       | 4        | PU/ PD              | LVCMOS               |
|                                                                                                                                         | hsusb2_ data0        | 3            | Ю    |          |           |                          |            |           |          |                     |                      |
|                                                                                                                                         | gpio_28              | 4            | Ю    |          |           |                          |            |           |          |                     |                      |
|                                                                                                                                         | mm2_rxrcv            | 5            | Ю    |          |           |                          |            |           |          |                     |                      |
|                                                                                                                                         | hsusb2_tll_          | 6            | Ю    |          |           |                          |            |           |          |                     |                      |
|                                                                                                                                         | data0                |              |      |          |           |                          |            |           |          |                     |                      |
| AD12                                                                                                                                    | etk_d15              | 0            | 0    | L        | L         | 4                        | vdds       | Yes       | 4        | PU/ PD              | LVCMOS               |
|                                                                                                                                         | hsusb2_ data1        |              | Ю    |          |           |                          |            |           |          |                     |                      |
|                                                                                                                                         | gpio_29              | 4            | IO   | 4        |           |                          |            |           |          |                     |                      |
|                                                                                                                                         | mm2_txse0            | 5            | 10   | 4        |           |                          |            |           |          |                     |                      |
|                                                                                                                                         | hsusb2_tll_<br>data1 | 6            | Ю    |          |           |                          |            |           |          |                     |                      |
| E16, F15,<br>F16, G15,<br>G16, H15, J6,<br>J7, J8, K6, K7,<br>K8                                                                        | vdds_mem             | 0            | PWR  | -        | -         | -                        | -          | -         | -        | -                   | -                    |
| F12, F13,<br>G12, G13,<br>H12, H13,<br>J17, J18, K17,<br>K18, K19,<br>L14, L15,<br>M14, M15,<br>R17, R18,<br>R19, T17,<br>T18, T19, T20 |                      | 0            | PWR  | -        | -         | -                        | -          | -         | -        | -                   | -                    |



| BALL<br>BOTTOM [1]                                                                                                                                                                                                                                                                                                                                | BALL TOP [2]                                                             | PIN NAME [3] | MODE [4] | TYPE [5] | BALL RESET<br>STATE [6] | BALL RESET<br>REL. STATE<br>[7] | RESET REL.<br>MODE [8] | POWER [9] | HYS [10] | BUFFER<br>STRENG TH<br>(mA) [11] | PULLUP<br>/DOWN TYPE<br>[12] |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------|--------------|----------|----------|-------------------------|---------------------------------|------------------------|-----------|----------|----------------------------------|------------------------------|
| F10, G9, G10,<br>H9, H10, J9,<br>J10, L11, L12,<br>M6, M7, M8,<br>M12, N6, N7,<br>N8, R6, R7,<br>R8, T7, T8,<br>U12, U13,<br>V12, V13,<br>W12, W13                                                                                                                                                                                                | vdd_mpu _iva                                                             | 0            | PWR      | -        | -                       | -                               | -                      | -         | -        | -                                | -                            |
| H8                                                                                                                                                                                                                                                                                                                                                | vdds_mmc1a                                                               | 0            | PWR      | -        | -                       | -                               | -                      | -         | -        | -                                | -                            |
| M17, M18,<br>M19, N17,<br>N18, N19,<br>U10, V9, V10,<br>W9, W10, Y9                                                                                                                                                                                                                                                                               | vdds                                                                     | 0            | PWR      | -        | -                       | -                               | -                      | -         | -        | -                                | -                            |
| N24                                                                                                                                                                                                                                                                                                                                               | vdds_mmc1                                                                | 0            | PWR      | -        | -                       | -                               | -                      | -         | -        | -                                | -                            |
| Y12, U8, H17                                                                                                                                                                                                                                                                                                                                      | cap_vdd_wku<br>p,<br>cap_vdd_sram<br>_mpu _iva,<br>cap_vdd_sram<br>_core | 0            | PWR      | -        | -                       | -                               | -                      | -         | -        | -                                | -                            |
| G18                                                                                                                                                                                                                                                                                                                                               | vdds_dpll_dll                                                            | 0            | PWR      | -        | -                       | -                               | -                      | -         | -        | -                                | -                            |
| U17                                                                                                                                                                                                                                                                                                                                               | vdds_dpll_per                                                            | 0            | PWR      | -        | -                       | -                               | -                      | -         | -        | -                                | -                            |
| AA12                                                                                                                                                                                                                                                                                                                                              | vdds_sram                                                                | 0            | PWR      | -        | -                       | -                               | -                      | -         | -        | -                                | -                            |
| AA13                                                                                                                                                                                                                                                                                                                                              | vdds_wkup_b<br>g                                                         | 0            | PWR      | -        | -                       | -                               | -                      | -         | -        | -                                | -                            |
| AB15                                                                                                                                                                                                                                                                                                                                              | vssa_dac                                                                 | 0            | GND      | -        | -                       | -                               | -                      | -         | -        | -                                | -                            |
| AB13                                                                                                                                                                                                                                                                                                                                              | vdda_dac                                                                 | 0            | PWR      | -        | -                       | -                               | -                      | -         | -        | -                                | -                            |
| H11, H14,<br>H16, J11, J12,<br>J13, J14, J15,<br>J16, K10,<br>K11, K14,<br>K15, L8, L10,<br>L13, L17, M9,<br>M10, M11,<br>M13, M16,<br>N9, N10, N11,<br>N12, N13,<br>N14, N15,<br>N16, P8, P10,<br>P11, P12,<br>P13, P14,<br>P15, P17,<br>R10, R11,<br>R14, R15, T9,<br>T10, T11,<br>T12, T13,<br>T14, T15,<br>T14, U15,<br>U16, V15,<br>V16, W15 | vss                                                                      | 0            | GND      |          |                         |                                 |                        |           |          |                                  |                              |
| AD1, A1, A2,<br>B1                                                                                                                                                                                                                                                                                                                                | No Connect                                                               | -            | -        | -        | -                       | -                               | -                      | -         | -        | -                                | -                            |
|                                                                                                                                                                                                                                                                                                                                                   | l                                                                        |              |          |          | l                       | l                               | l                      | l         | l        | l                                |                              |



## 2.4 Multiplexing Characteristics

Table 2-4 provides a description of the OMAP3530/25 multiplexing on the CBB, CBC, and CUS packages, respectively.

**Note**: The following does not take into account subsystem pin multiplexing options. Subsystem pin multiplexing options are described in Section 2.5, Signal Description.

**Table 2-4. Multiplexing Characteristics** 

| С        | BB         | С      | BC   | cus      | MODE 0   | MODE 1 | MODE 2 | MODE 3 | MODE 4 | MODE 5 | MODE 6 | MODE 7 |
|----------|------------|--------|------|----------|----------|--------|--------|--------|--------|--------|--------|--------|
| Bottom   | Тор        | Bottom | Тор  |          |          |        |        |        |        |        |        |        |
| D6       | J2         | NA     | D1   | D7       | sdrc_d0  |        |        |        |        |        |        |        |
| C6       | J1         | NA     | G1   | C5       | sdrc_d1  |        |        |        |        |        |        |        |
| B6       | G2         | NA     | G2   | C6       | sdrc_d2  |        |        |        |        |        |        |        |
| C8       | G1         | NA     | E1   | B5       | sdrc_d3  |        |        |        |        |        |        |        |
| C9       | F2         | NA     | D2   | D9       | sdrc_d4  |        |        |        |        |        |        |        |
| A7       | F1         | NA     | E2   | D10      | sdrc_d5  |        |        |        |        |        |        |        |
| B9       | D2         | NA     | B3   | C7       | sdrc_d6  |        |        |        |        |        |        |        |
| A9       | D1         | NA     | B4   | B7       | sdrc_d7  |        |        |        |        |        |        |        |
| C14      | B13        | NA     | A10  | B11      | sdrc_d8  |        |        |        |        |        |        |        |
| B14      | A13        | NA     | B11  | C12      | sdrc_d9  |        |        |        |        |        |        |        |
| C15      | B14        | NA     | A11  | B12      | sdrc_d10 |        |        |        |        |        |        |        |
| B16      | A14        | NA     | B12  | D13      | sdrc_d11 |        |        |        |        |        |        |        |
| D17      | B16        | NA     | A16  | C13      | sdrc_d12 |        |        |        |        |        |        |        |
| C17      | A16        | NA     | A17  | B14      | sdrc_d13 |        |        |        |        |        |        |        |
| B17      | B19        | NA     | B17  | A14      | sdrc_d14 |        |        |        |        |        |        |        |
| D18      | A19        | NA     | B18  | B15      | sdrc_d15 |        |        |        |        |        |        |        |
| D11      | B3         | NA     | B7   | C9       | sdrc_d16 |        |        |        |        |        |        |        |
| B10      | A3         | NA     | A5   | E12      | sdrc_d17 |        |        |        |        |        |        |        |
| C11      | B5         | NA     | B6   | B8       | sdrc_d18 |        |        |        |        |        |        |        |
| D12      | A5         | NA     | A6   | B9       | sdrc_d19 |        |        |        |        |        |        |        |
| C12      | B8         | NA     | A8   | C10      | sdrc_d20 |        |        |        |        |        |        |        |
| A11      | A8         | NA     | B9   | B10      | sdrc_d21 |        |        |        |        |        |        |        |
| B13      | B9         | NA     | A9   | D12      | sdrc_d22 |        |        |        |        |        |        |        |
| D14      | A9         | NA     | B10  | E13      | sdrc_d23 |        |        |        |        |        |        |        |
| C18      | B21        | NA     | C21  | E15      | sdrc_d24 |        |        |        |        |        |        |        |
| A19      | A21        | NA     | D20  | D15      | sdrc_d25 |        |        |        |        |        |        |        |
| B19      | D22        | NA     | B19  | C15      | sdrc_d26 |        |        |        |        |        |        |        |
| B20      | D23        | NA     | C20  | B16      | sdrc_d27 |        |        |        |        |        |        |        |
| D20      | E22        | NA     | D21  | C16      | sdrc_d28 |        |        |        |        |        |        |        |
| A21      | E23        | NA     | E20  | D16      | sdrc_d29 |        |        |        |        |        |        |        |
| B21      | G22        | NA     | E21  | B17      | sdrc_d30 |        |        |        |        |        |        |        |
| C21      | G23        | NA     | G21  | B18      | sdrc_d31 |        |        |        |        |        |        |        |
| H9       | AB21       | NA     | AA18 | C18      | sdrc_ba0 |        |        |        |        |        |        |        |
| H10      | AC21       | NA     | V20  | D18      | sdrc_ba1 |        |        |        |        |        |        |        |
| A4       | N22        | NA     | G20  | A4       | sdrc_a0  |        |        |        |        |        |        |        |
| B4       | N23        | NA     | K20  | B4       | sdrc_a1  |        |        |        |        |        |        |        |
| B3       | P22        | NA     | J20  | D6       | sdrc_a2  |        |        |        |        |        |        |        |
| C5       | P23        | NA     | J21  | B3       | sdrc_a3  |        |        |        |        |        |        |        |
| C4       | R22        | NA     | U21  | B2       | sdrc_a3  |        |        |        |        |        |        |        |
| D5       | R23        | NA     | R20  | C3       | sdrc_a4  |        |        |        |        |        |        |        |
| C3       | T22        | NA     | M21  | E3       | sdrc_a6  |        |        |        |        |        |        |        |
| C2       | T23        | NA     | M20  | F6       | sdrc_a7  |        |        |        |        |        |        |        |
| C1       | U22        | NA     | N20  | E10      | sdrc_a/  |        |        |        |        |        |        |        |
| D4       | U23        | NA     | K21  | E9       | sdrc_a8  |        |        |        |        |        |        |        |
| D3       | V22        | NA     | Y16  | E7       | sdrc_a9  |        |        |        |        |        |        |        |
| D3<br>D2 | V22<br>V23 | NA     | N21  | G6       | sdrc_a10 |        |        |        |        |        |        |        |
|          | W22        | NA     | R21  | G6<br>G7 |          |        |        |        |        |        |        |        |
| D1       | V V Z Z    | 144    | 1521 | 91       | sdrc_a12 |        |        |        |        |        | 1      |        |



| 01       | <b>DD</b>  | -        | 20        | 0110 | MODE      | MODE 4           | MODE        | -                | MODE 4  | MODE   | MODE   | MODE 7    |
|----------|------------|----------|-----------|------|-----------|------------------|-------------|------------------|---------|--------|--------|-----------|
| CE       | 1          |          | BC<br>Tan | cus  | MODE 0    | MODE 1           | MODE 2      | MODE 3           | MODE 4  | MODE 5 | MODE 6 | MODE 7    |
| Bottom   | Top        | Bottom   | Top       | F-7  |           |                  |             |                  |         |        |        |           |
| E2       | W23        | NA       | AA15      | F7   | sdrc_a13  |                  |             |                  |         |        |        |           |
| E1       | Y22        | NA       | Y12       | F9   | sdrc_a14  |                  |             |                  |         |        |        |           |
| H11      | M22        | NA       | T21       | A19  | sdrc_ncs0 |                  |             |                  |         |        |        |           |
| H12      | M23        | NA       | T20       | B19  | sdrc_ncs1 |                  |             |                  |         |        |        |           |
| A13      | A11        | NA       | A12       | A10  | sdrc_clk  |                  |             |                  |         |        |        |           |
| A14      | B11        | NA       | B13       | A11  | sdrc_nclk |                  |             |                  |         |        |        |           |
| H16      | J22        | NA       | Y15       | B20  | sdrc_cke0 |                  |             |                  |         |        |        | safe_mode |
| H17      | J23        | NA       | Y13       | C20  | sdrc_cke1 |                  |             |                  |         |        |        | safe_mode |
| H14      | L23        | NA       | V21       | D19  | sdrc_nras |                  |             |                  |         |        |        |           |
| H13      | L22        | NA       | U20       | C19  | sdrc_ncas |                  |             |                  |         |        |        |           |
| H15      | K23        | NA       | Y18       | A20  | sdrc_nwe  |                  |             |                  |         |        |        |           |
| B7       | C1         | NA       | H1        | B6   | sdrc_dm0  |                  |             |                  |         |        |        |           |
| A16      | A17        | NA       | A14       | B13  | sdrc_dm1  |                  |             |                  |         |        |        |           |
| B11      | A6         | NA       | A4        | A7   | sdrc_dm2  |                  |             |                  |         |        |        |           |
| C20      | A20        | NA       | A18       | A16  | sdrc_dm3  |                  |             |                  |         |        |        |           |
| A6       | C2         | NA       | C2        | A5   | sdrc_dqs0 |                  |             |                  |         |        |        |           |
|          | B17        | NA       | B15       | A13  | sdrc_dqs1 |                  |             |                  |         |        |        |           |
|          | B6         | NA       | B8        | A8   | sdrc_dqs2 |                  |             |                  |         |        |        |           |
| A20      | B20        | NA       | A19       | A17  | sdrc_dqs3 |                  |             |                  |         |        |        |           |
|          |            |          | NA NA     |      |           |                  |             |                  | anio 24 |        |        | aafa mada |
| N4       | AC15       | J2       |           | K4   | gpmc_a1   |                  |             |                  | gpio_34 |        |        | safe_mode |
| M4       | AB15       | H1       | NA        | K3   | gpmc_a2   |                  |             |                  | gpio_35 |        |        | safe_mode |
| L4       | AC16       | H2       | NA        | K2   | gpmc_a3   |                  |             |                  | gpio_36 |        |        | safe_mode |
| K4       | AB16       | G2       | NA        | J4   | gpmc_a4   |                  |             |                  | gpio_37 |        |        | safe_mode |
| T3       | AC17       | F1       | NA        | J3   | gpmc_a5   |                  |             |                  | gpio_38 |        |        | safe_mode |
| R3       | AB17       | F2       | NA        | J2   | gpmc_a6   |                  |             |                  | gpio_39 |        |        | safe_mode |
| N3       | AC18       | E1       | NA        | J1   | gpmc_a7   |                  |             |                  | gpio_40 |        |        | safe_mode |
| M3       | AB18       | E2       | NA        | H1   | gpmc_a8   |                  |             |                  | gpio_41 |        |        | safe_mode |
| L3       | AC19       | D1       | NA        | H2   | gpmc_a9   | sys_ndmareq<br>2 |             |                  | gpio_42 |        |        | safe_mode |
| КЗ       | AB19       | D2       | NA        | G2   | gpmc_a10  | sys_ndmareq<br>3 |             |                  | gpio_43 |        |        | safe_mode |
| K1       | M2         | AA2      | U2        | L2   | gpmc_d0   |                  |             |                  |         |        |        |           |
| L1       | M1         | AA1      | U1        | M1   | gpmc_d1   |                  |             |                  |         |        |        |           |
| L2       | N2         | AC2      | V2        | M2   | gpmc_d2   |                  |             |                  |         |        |        |           |
| P2       | N1         | AC1      | V1        | N2   | gpmc_d3   |                  |             |                  |         |        |        |           |
| T1       | R2         | AE5      | AA3       | M3   | gpmc_d4   |                  |             |                  |         |        |        |           |
| V1       | R1         | AD6      | AA4       | P1   | gpmc_d5   |                  |             |                  |         |        |        |           |
| V2       | T2         | AD5      | Y3        | P2   | gpmc_d6   |                  |             |                  |         |        |        |           |
| W2       | T1         | AC5      | Y4        | R1   | gpmc_d7   |                  |             |                  |         |        |        |           |
|          | AB3        | V1       | R1        | R2   |           |                  |             |                  | anio 11 |        |        | aafa mada |
| H2       |            | V1<br>Y1 |           | T2   | gpmc_d8   |                  |             |                  | gpio_44 |        |        | safe_mode |
| K2<br>P1 | AC3<br>AB4 | T1       | T1<br>N1  | U1   | gpmc_d9   |                  |             |                  | gpio_45 |        |        | safe_mode |
|          |            |          |           |      | gpmc_d10  |                  |             |                  | gpio_46 |        |        | safe_mode |
| R1       | AC4        | U2       | P2        | R3   | gpmc_d11  |                  |             |                  | gpio_47 |        |        | safe_mode |
| R2       | AB6        | U1       | P1        | T3   | gpmc_d12  |                  |             |                  | gpio_48 |        |        | safe_mode |
|          | AC6        | P1       | M1        | U2   | gpmc_d13  |                  |             |                  | gpio_49 |        |        | safe_mode |
| W1       | AB7        | L2       | J2        | V1   | gpmc_d14  |                  |             |                  | gpio_50 |        |        | safe_mode |
| Y1       | AC7        | M2       | K2        | V2   | gpmc_d15  |                  |             |                  | gpio_51 |        |        | safe_mode |
| G4       | Y2         | AD8      | AA8       | E2   | gpmc_ncs0 |                  |             |                  |         |        |        |           |
| H3       | Y1         | AD1      | W1        | NA   | gpmc_ncs1 |                  |             |                  | gpio_52 |        |        | safe_mode |
| V8       | NA         | A3       | NA        | NA   | gpmc_ncs2 |                  |             |                  | gpio_53 |        |        | safe_mode |
| U8       | NA         | B6       | NA        | D2   | gpmc_ncs3 | sys_ndmareq<br>0 |             |                  | gpio_54 |        |        | safe_mode |
| T8       | NA         | B4       | NA        | F4   | gpmc_ncs4 | sys_ndmareq      | mcbsp4_clkx | gpt9_pwm_e<br>vt | gpio_55 |        |        | safe_mode |
| <b></b>  | NA         | C4       | NA        | G5   | gpmc_ncs5 | sys_ndmareq      |             | gpt10_pwm_       | gpio_56 |        |        | safe_mode |



|        | ВВ    |        | BC                | cus  | MODE 0            | MODE 1      | MODE 2        | MODE 3               | MODE 4  | MODE 5   | MODE 6  | MODE 7    |
|--------|-------|--------|-------------------|------|-------------------|-------------|---------------|----------------------|---------|----------|---------|-----------|
| Bottom | Тор   | Bottom | Тор               | CUS  | MODE              | WIODE       | WODE 2        | MODE 3               | WODE 4  | WIODE 5  | WIODE 6 | WIODE 1   |
| P8     | NA NA | B5     | NA NA             | F3   | gpmc_ncs6         | sys_ndmareq | mcbsp4_dx     | gpt11_pwm_<br>evt    | gpio_57 |          |         | safe_mode |
| N8     | NA    | C5     | NA                | G4   | gpmc_ncs7         | gpmc_io_dir | mcbsp4_fsx    | gpt8_pwm_e           | gpio_58 |          |         | safe_mode |
| T4     | W2    | N1     | L1                | W2   | gpmc_clk          |             |               |                      | gpio_59 |          |         | safe_mode |
| F3     | W1    | AD10   | AA9               | F1   | gpmc_nadv_<br>ale |             |               |                      | 51 1211 |          |         |           |
| G2     | V2    | N2     | L2                | F2   | gpmc_noe          |             |               |                      |         |          |         |           |
| F4     | V1    | M1     | K1                | G3   | gpmc_nwe          |             |               |                      |         |          |         |           |
| G3     | AC12  | K2     | FT <sup>(1)</sup> | K5   | gpmc_nbe0_<br>cle |             |               |                      | gpio_60 |          |         | safe_mode |
| U3     | NA    | J1     | NA                | L1   | gpmc_nbe1         |             |               |                      | gpio_61 |          |         | safe_mode |
| H1     | AB10  | AC6    | Y5                | E1   | gpmc_nwp          |             |               |                      | gpio_62 |          |         | safe_mode |
| M8     | AB12  | AC11   | Y10               | C1   | gpmc_wait0        |             |               |                      |         |          |         |           |
| L8     | AC10  | AC8    | Y8                | NA   | gpmc_wait1        |             |               |                      | gpio_63 |          |         | safe_mode |
| K8     | NA    | В3     | NA                | NA   | gpmc_wait2        |             |               |                      | gpio_64 |          |         | safe_mode |
| J8     | NA    | C6     | NA                | C2   | gpmc_wait3        | sys_ndmareq |               |                      | gpio_65 |          |         | safe_mode |
| D28    | NA    | G25    | NA                | G22  | dss_pclk          |             |               |                      | gpio_66 | hw_dbg12 |         | safe_mode |
| D26    | NA    | K24    | NA                | E22  | dss_hsync         |             |               |                      | gpio_67 | hw_dbg13 |         | safe_mode |
| D27    | NA    | M25    | NA                | F22  | dss_vsync         |             |               |                      | gpio_68 |          |         | safe_mode |
| E27    | NA    | F26    | NA                | J21  | dss_acbias        |             |               |                      | gpio_69 |          |         | safe_mode |
| AG22   | NA    | AE21   | NA                | AC19 | dss_data0         |             | uart1_cts     | dssvenc656_<br>data0 | gpio_70 |          |         | safe_mode |
| AH22   | NA    | AE22   | NA                | AB19 | dss_data1         |             | uart1_rts     | dssvenc656_<br>data1 | gpio_71 |          |         | safe_mode |
| AG23   | NA    | AE23   | NA                | AD20 | dss_data2         |             |               | dssvenc656_<br>data2 | gpio_72 |          |         | safe_mode |
| AH23   | NA    | AE24   | NA                | AC20 | dss_data3         |             |               | dssvenc656_<br>data3 | gpio_73 |          |         | safe_mode |
| AG24   | NA    | AD23   | NA                | AD21 | dss_data4         |             | uart3_rx_irrx | dssvenc656_<br>data4 | gpio_74 |          |         | safe_mode |
| AH24   | NA    | AD24   | NA                | AC21 | dss_data5         |             | uart3_tx_irtx | dssvenc656_<br>data5 | gpio_75 |          |         | safe_mode |
| E26    | NA    | G26    | NA                | D24  | dss_data6         |             | uart1_tx      | dssvenc656_<br>data6 | gpio_76 | hw_dbg14 |         | safe_mode |
| F28    | NA    | H25    | NA                | E23  | dss_data7         |             | uart1_rx      | dssvenc656_<br>data7 | gpio_77 | hw_dbg15 |         | safe_mode |
| F27    | NA    | H26    | NA                | E24  | dss_data8         |             |               |                      | gpio_78 | hw_dbg16 |         | safe_mode |
| G26    | NA    | J26    | NA                | F23  | dss_data9         |             |               |                      | gpio_79 | hw_dbg17 |         | safe_mode |
| AD28   | NA    | AC26   | NA                | AC22 | dss_data10        |             |               |                      | gpio_80 |          |         | safe_mode |
| AD27   | NA    | AD26   | NA                | AC23 | dss_data11        |             |               |                      | gpio_81 |          |         | safe_mode |
| AB28   | NA    | AA25   | NA                | AB22 | dss_data12        |             |               |                      | gpio_82 |          |         | safe_mode |
| AB27   | NA    | Y25    | NA                | Y22  | dss_data13        |             |               |                      | gpio_83 |          |         | safe_mode |
| AA28   | NA    | AA26   | NA                | W22  | dss_data14        |             |               |                      | gpio_84 |          |         | safe_mode |
| AA27   | NA    | AB26   | NA                | V22  | dss_data15        |             |               |                      | gpio_85 |          |         | safe_mode |
| G25    | NA    | L25    | NA                | J22  | dss_data16        |             |               |                      | gpio_86 |          |         | safe_mode |
| H27    | NA    | L26    | NA                | G23  | dss_data17        |             |               |                      | gpio_87 |          |         | safe_mode |
| H26    | NA    | M24    | NA                | G24  | dss_data18        |             | mcspi3_clk    | dss_data0            | gpio_88 |          |         | safe_mode |
| H25    | NA    | M26    | NA                | H23  | dss_data19        |             | mcspi3_simo   | dss_data1            | gpio_89 |          |         | safe_mode |
| E28    | NA    | F25    | NA                | D23  | dss_data20        |             | mcspi3_somi   | dss_data2            | gpio_90 |          |         | safe_mode |
| J26    | NA    | N24    | NA                | K22  | dss_data21        |             | mcspi3_cs0    | dss_data3            | gpio_91 |          |         | safe_mode |
| AC27   | NA    | AC25   | NA                | V21  | dss_data22        |             | mcspi3_cs1    | dss_data4            | gpio_92 |          |         | safe_mode |
| AC28   | NA    | AB25   | NA                | W21  | dss_data23        |             |               | dss_data5            | gpio_93 |          |         | safe_mode |
| W28    | NA    | V26    | NA                | AA23 | tv_out2           |             |               |                      |         |          |         |           |
| Y28    | NA    | W26    | NA                | AB24 | tv_out1           |             |               |                      |         |          |         |           |
| Y27    | NA    | W25    | NA                | AB23 | tv_vfb1           |             |               |                      |         |          |         |           |
| W27    | NA    | U24    | NA                | Y23  | tv_vfb2           |             |               |                      |         |          |         |           |
| W26    | NA    | V23    | NA                | Y24  | tv_vref           |             |               |                      |         |          |         |           |

<sup>(1) &</sup>quot;FT" indicates Feed-Through. For more information, refer to Section 2.5.10.



| CBI    | P        | CE     | 30    | cus  | MODE 0      | MODE 1            | MODE 2               | MODE 3    | MODE 4               | MODE 5               | MODE 6   | MODE 7      |
|--------|----------|--------|-------|------|-------------|-------------------|----------------------|-----------|----------------------|----------------------|----------|-------------|
| Bottom | Тор      | Bottom | Тор   | CUS  | WODE 0      | WIODE             | WIODE 2              | MIODE 3   | WIODE 4              | MODE 3               | MODE 6   | MODE 7      |
|        | NA       | C23    | NA NA | A22  | cam_hs      |                   |                      |           | gpio_94              | hw_dbg0              |          | safe mode   |
|        | NA NA    | D23    | NA    | E18  | cam_vs      |                   |                      |           | gpio_95              | hw_dbg1              |          | safe_mode   |
|        | NA NA    | C25    | NA    | B22  | cam_xclka   |                   |                      |           | gpio_96              | iiw_ubg i            |          | safe_mode   |
|        | NA NA    | C26    | NA    | J19  | cam_pclk    |                   |                      |           | gpio_97              | hw_dbg2              |          | safe_mode   |
|        |          | B23    | NA    | H24  | cam_fld     |                   | cam_global_r         |           | gpio_97              | hw_dbg2              |          | safe_mode   |
| 023    | NA.      | D23    | INA   | 1124 | cam_nu      |                   | eset                 |           | gpio_90              | IIW_ubg5             |          | sale_IIIoue |
| AG17   | NA       | AE16   | NA    | AB18 | cam_d0      |                   |                      |           | gpio_99              |                      |          | safe_mode   |
| AH17 N | NA       | AE15   | NA    | AC18 | cam_d1      |                   |                      |           | gpio_100             |                      |          | safe_mode   |
| B24 N  | NA       | A24    | NA    | G19  | cam_d2      |                   |                      |           | gpio_101             | hw_dbg4              |          | safe_mode   |
| C24 N  | NA       | B24    | NA    | F19  | cam_d3      |                   |                      |           | gpio_102             | hw_dbg5              |          | safe_mode   |
| D24 N  | NA       | D24    | NA    | G20  | cam_d4      |                   |                      |           | gpio_103             | hw_dbg6              |          | safe_mode   |
| A25 N  | NA       | C24    | NA    | B21  | cam_d5      |                   |                      |           | gpio_104             | hw_dbg7              |          | safe_mode   |
| K28 N  | NA       | P25    | NA    | L24  | cam_d6      |                   |                      |           | gpio_105             |                      |          | safe_mode   |
| L28 N  | NA       | P26    | NA    | K24  | cam_d7      |                   |                      |           | gpio_106             |                      |          | safe_mode   |
| K27 N  | NA       | N25    | NA    | J23  | cam_d8      |                   |                      |           | gpio_107             |                      |          | safe_mode   |
| L27 N  | NA       | N26    | NA    | K23  | cam_d9      |                   |                      |           | gpio_108             |                      |          | safe_mode   |
| B25 N  | NA       | D25    | NA    | F21  | cam_d10     |                   |                      |           | gpio_109             | hw_dbg8              |          | safe_mode   |
|        | NA       | E26    | NA    | G21  | cam_d11     |                   |                      |           | gpio_110             | hw_dbg9              |          | safe_mode   |
|        | NA       | E25    | NA    | C22  | cam_xclkb   |                   |                      |           | gpio_111             |                      |          | safe_mode   |
|        | NA       | A23    | NA    | F18  | cam_wen     |                   | cam shutter          |           | gpio_167             | hw_dbg10             |          | safe_mode   |
|        | NA       | D26    | NA    | J20  | cam strobe  |                   |                      |           | gpio_126             | hw_dbg11             |          | safe_mode   |
|        | NA       | AD17   | NA    | NA   |             |                   |                      |           | gpio_112             | 5                    |          | safe_mode   |
|        | NA       | AD16   | NA    | NA   |             |                   |                      |           | gpio_113             |                      |          | safe_mode   |
|        | NA       | AE18   | NA    | NA   |             |                   |                      |           | gpio_114             |                      |          | safe_mode   |
|        | NA       | AE17   | NA    | NA   |             |                   |                      |           | gpio_115             |                      |          | safe_mode   |
|        | NA       | U18    | NA    | V20  | mcbsp2_fsx  |                   |                      |           | gpio_116             |                      |          | safe_mode   |
|        | NA NA    | R18    | NA    | T21  | mcbsp2_clkx |                   |                      |           |                      |                      |          | safe_mode   |
|        | NA NA    | T18    | NA    | V19  | mcbsp2_dr   |                   |                      |           | gpio_117<br>gpio_118 |                      |          | safe_mode   |
|        |          | R19    | NA    | R20  | mcbsp2_dx   |                   |                      |           | gpio_118             |                      |          | safe_mode   |
|        | NA NA    | N19    | NA    | M23  | mmc1_clk    |                   |                      |           | gpio_113<br>gpio_120 |                      |          | safe_mode   |
|        | NA NA    | L18    | NA    | L23  |             |                   |                      |           |                      |                      |          |             |
|        | NA<br>NA | M19    | NA    | M22  | mmc1_cmd    |                   |                      |           | gpio_121             |                      |          | safe_mode   |
|        |          |        | NA    | M21  | mmc1_dat0   |                   |                      |           | gpio_122             |                      |          | safe_mode   |
|        | NA<br>NA | M18    |       | M20  | mmc1_dat1   |                   |                      |           | gpio_123             |                      |          | safe_mode   |
|        | NA       | K18    | NA    |      | mmc1_dat2   |                   |                      |           | gpio_124             |                      |          | safe_mode   |
|        | NA       | N20    | NA    | N23  | mmc1_dat3   |                   |                      |           | gpio_125             |                      |          | safe_mode   |
|        | NA       | M20    | NA    | N22  | mmc1_dat4   |                   |                      |           | gpio_126             |                      |          | safe_mode   |
|        | NA       | P17    | NA    | N21  | mmc1_dat5   |                   |                      |           | gpio_127             |                      |          | safe_mode   |
|        |          | P18    | NA    | N20  | mmc1_dat6   |                   |                      |           | gpio_128             |                      |          | safe_mode   |
|        |          | P19    | NA    | P24  | mmc1_dat7   |                   |                      |           | gpio_129             |                      |          | safe_mode   |
|        | NA       | W10    | NA    | Y1   | mmc2_clk    | mcspi3_clk        |                      |           | gpio_130             |                      |          | safe_mode   |
|        | NA       | R10    | NA    | AB5  | mmc2_cmd    | mcspi3_simo       |                      |           | gpio_131             |                      |          | safe_mode   |
|        | NA       | T10    | NA    | AB3  | mmc2_dat0   | mcspi3_somi       |                      |           | gpio_132             |                      |          | safe_mode   |
|        | NA       | T9     | NA    | Y3   | mmc2_dat1   |                   |                      |           | gpio_133             |                      |          | safe_mode   |
|        | NA       | U10    | NA    | W3   | mmc2_dat2   | mcspi3_cs1        |                      |           | gpio_134             |                      |          | safe_mode   |
|        | NA       | U9     | NA    | V3   | mmc2_dat3   | mcspi3_cs0        |                      |           | gpio_135             |                      |          | safe_mode   |
| AE4 N  | NA       | V10    | NA    | AB2  | mmc2_dat4   | mmc2_dir_da<br>t0 |                      | mmc3_dat0 | gpio_136             |                      |          | safe_mode   |
| AH3 N  | NA       | M3     | NA    | AA2  | mmc2_dat5   |                   | cam_global_r<br>eset | mmc3_dat1 | gpio_137             | hsusb3_tll_st<br>p   | mm3_rxdp | safe_mode   |
| AF3    | NA       | L3     | NA    | Y2   | mmc2_dat6   | mmc2_dir_c<br>md  | cam_shutter          | mmc3_dat2 | gpio_138             | hsusb3_tll_di<br>r   |          | safe_mode   |
| AE3 N  | NA       | K3     | NA    | AA1  | mmc2_dat7   | mmc2_clkin        |                      | mmc3_dat3 | gpio_139             | hsusb3_tll_n<br>xt   | mm3_rxdm | safe_mode   |
| AF6    | NA       | P3     | NA    | V6   | mcbsp3_dx   | uart2_cts         |                      |           | gpio_140             | hsusb3_tll_d<br>ata4 |          | safe_mode   |
| AE6 N  | NA       | N3     | NA    | V5   | mcbsp3_dr   | uart2_rts         |                      |           | gpio_141             | hsusb3_tll_d<br>ata5 |          | safe_mode   |



|      |           | _            |           | ı    | -                  | ig Chara    |                      | ` .        |          | T                    |            | T           |
|------|-----------|--------------|-----------|------|--------------------|-------------|----------------------|------------|----------|----------------------|------------|-------------|
|      | BB        |              | BC T      | cus  | MODE 0             | MODE 1      | MODE 2               | MODE 3     | MODE 4   | MODE 5               | MODE 6     | MODE 7      |
| AF5  | Top<br>NA | Bottom<br>U3 | Top<br>NA | W4   | mcbsp3_clkx        | uart2_tx    |                      |            | gpio_142 | hsusb3_tll_d         |            | safe_mode   |
| Al 3 | INC.      | 03           | INA       | VV-4 | письзро_скх        | uartz_tx    |                      |            | gpio_142 | ata6                 |            | Sale_IIIOGE |
| AE5  | NA        | W3           | NA        | V4   | mcbsp3_fsx         | uart2_rx    |                      |            | gpio_143 | hsusb3_tll_d<br>ata7 |            | safe_mode   |
| AB26 | NA        | Y24          | NA        | NA   | uart2_cts          | mcbsp3_dx   | gpt9_pwm_e<br>vt     |            | gpio_144 |                      |            | safe_mode   |
| AB25 | NA        | AA24         | NA        | NA   | uart2_rts          | mcbsp3_dr   | gpt10_pwm_<br>evt    |            | gpio_145 |                      |            | safe_mode   |
| AA25 | NA        | AD22         | NA        | NA   | uart2_tx           | mcbsp3_clkx | gpt11_pwm_<br>evt    |            | gpio_146 |                      |            | safe_mode   |
| AD25 | NA        | AD21         | NA        | NA   | uart2_rx           | mcbsp3_fsx  | gpt8_pwm_e<br>vt     |            | gpio_147 |                      |            | safe_mode   |
| AA8  | NA        | L4           | NA        | W7   | uart1_tx           |             |                      |            | gpio_148 |                      |            | safe_mode   |
| AA9  | NA        | R2           | NA        | W6   | uart1_rts          |             |                      |            | gpio_149 |                      |            | safe_mode   |
| W8   | NA        | W2           | NA        | AC2  | uart1_cts          |             |                      |            | gpio_150 | hsusb3_tll_cl        |            | safe_mode   |
| Y8   | NA        | H3           | NA        | V7   | uart1_rx           |             | mcbsp1_clkr          | mcspi4_clk | gpio_151 |                      |            | safe_mode   |
| AE1  | NA        | V3           | NA        | NA   | mcbsp4_clkx        |             |                      |            | gpio_152 | hsusb3_tll_d         | mm3_txse0  | safe_mode   |
| AD1  | NA        | U4           | NA        | NA   | mcbsp4_dr          |             |                      |            | gpio_153 | ata1<br>hsusb3_tll_d | mm3_rxrcv  | safe_mode   |
| AD2  | NA        | R3           | NA        | NA   | mcbsp4_dx          |             |                      |            | gpio_154 | ata0<br>hsusb3_tll_d | mm3_txdat  | safe_mode   |
| AC1  | NA        | T3           | NA        | NA   | mcbsp4_fsx         |             |                      |            | gpio_155 | ata2<br>hsusb3_tll_d | mm3_txen_n | safe_mode   |
|      |           |              |           |      |                    |             |                      |            |          | ata3                 |            |             |
| Y21  | NA        | U19          | NA        | W19  | mcbsp1_clkr        | mcspi4_clk  |                      |            | gpio_156 |                      |            | safe_mode   |
| AA21 | NA        | V17          | NA        | AB20 | mcbsp1_fsr         |             | cam_global_r<br>eset |            | gpio_157 |                      |            | safe_mode   |
| V21  | NA        | U17          | NA        | W18  | mcbsp1_dx          | mcspi4_simo | mcbsp3_dx            |            | gpio_158 |                      |            | safe_mode   |
| U21  | NA        | T20          | NA        | Y18  | mcbsp1_dr          | mcspi4_somi | mcbsp3_dr            |            | gpio_159 |                      |            | safe_mode   |
| T21  | NA        | T19          | NA        | AA18 | mcbsp_clks         |             | cam_shutter          |            | gpio_160 | uart1_cts            |            | safe_mode   |
| K26  | NA        | P20          | NA        | AA19 | mcbsp1_fsx         | mcspi4_cs0  | mcbsp3_fsx           |            | gpio_161 |                      |            | safe_mode   |
| W21  | NA        | T17          | NA        | V18  | mcbsp1_clkx        |             | mcbsp3_clkx          |            | gpio_162 |                      |            | safe_mode   |
| H18  | NA        | F23          | NA        | A23  | uart3_cts_rct<br>x |             |                      |            | gpio_163 |                      |            | safe_mode   |
| H19  | NA        | F24          | NA        | B23  | uart3_rts_sd       |             |                      |            | gpio_164 |                      |            | safe_mode   |
| H20  | NA        | H24          | NA        | B24  | uart3_rx_irrx      |             |                      |            | gpio_165 |                      |            | safe_mode   |
| H21  | NA        | G24          | NA        | C23  | uart3_tx_irtx      |             |                      |            | gpio_166 |                      |            | safe_mode   |
| T28  | NA        | W19          | NA        | R21  | hsusb0_clk         |             |                      |            | gpio_120 |                      |            | safe_mode   |
| T25  | NA        | U20          | NA        | R23  | hsusb0_stp         |             |                      |            | gpio_121 |                      |            | safe_mode   |
| R28  | NA        | V19          | NA        | P23  | hsusb0_dir         |             |                      |            | gpio_122 |                      |            | safe_mode   |
| T26  | NA        | W18          | NA        | R22  | hsusb0_nxt         |             |                      |            | gpio_124 |                      |            | safe_mode   |
| T27  | NA        | V20          | NA        | T24  | hsusb0_data<br>0   |             | uart3_tx_irtx        |            | gpio_125 |                      |            | safe_mode   |
| U28  | NA        | Y20          | NA        | T23  | hsusb0_data<br>1   |             | uart3_rx_irrx        |            | gpio_130 |                      |            | safe_mode   |
| U27  | NA        | V18          | NA        | U24  | hsusb0_data        |             | uart3_rts_sd         |            | gpio_131 |                      |            | safe_mode   |
| U26  | NA        | W20          | NA        | U23  | hsusb0_data        |             | uart3_cts_rct        |            | gpio_169 |                      |            | safe_mode   |
| U25  | NA        | W17          | NA        | W24  | hsusb0_data        |             |                      |            | gpio_188 |                      |            | safe_mode   |
| V28  | NA        | Y18          | NA        | V23  | hsusb0_data        |             |                      |            | gpio_189 |                      |            | safe_mode   |
| V27  | NA        | Y19          | NA        | W23  | hsusb0_data        |             |                      |            | gpio_190 |                      |            | safe_mode   |
| V26  | NA        | Y17          | NA        | T22  | hsusb0_data        |             |                      |            | gpio_191 |                      |            | safe_mode   |
| K21  | NA        | J25          | NA        | K20  | i2c1_scl           |             |                      |            |          |                      |            |             |
| J21  | NA        | J24          | NA        | K21  | i2c1_sda           |             |                      |            |          |                      |            |             |
| AF15 | NA        | C2           | NA        | AC15 | i2c2_scl           |             |                      |            | gpio_168 |                      |            | safe_mode   |
| AE15 | NA        | C1           | NA        | AC14 | i2c2_sda           | 1           |                      |            | gpio_183 |                      | 1          | safe_mode   |
| AF14 | NA        | AB4          | NA        | AC13 | i2c3_scl           |             |                      |            | gpio_184 |                      |            | safe_mode   |



| C            | ВВ       | C          | вс       | cus         | MODE 0                    | MODE 1            | MODE 2               | MODE 3           | MODE 4             | MODE 5         | MODE 6             | MODE 7    |
|--------------|----------|------------|----------|-------------|---------------------------|-------------------|----------------------|------------------|--------------------|----------------|--------------------|-----------|
| Bottom       | Тор      | Bottom     | Тор      | CUS         | WIODE 0                   | MODE 1            | WIODE 2              | MODE 3           | MODE 4             | MODE 5         | MODE 6             | MODE /    |
| AG14         | NA NA    | AC4        | NA NA    | AC12        | i2c3_sda                  |                   |                      |                  | gpio_185           |                |                    | safe_mode |
| AD26         | NA       | AD15       | NA       | Y16         | i2c4_scl                  | sys_nvmode        |                      |                  | gp.0_100           |                |                    | safe_mode |
| AE26         | NA       | W16        | NA       | Y15         | i2c4_sda                  | sys_nvmode<br>2   |                      |                  |                    |                |                    | safe_mode |
| J25          | NA       | J23        | NA       | A24         | hdq_sio                   | sys_altclk        | i2c2_sccbe           | i2c3_sccbe       | gpio_170           |                |                    | safe_mode |
| AB3          | NA       | P9         | NA       | T5          | mcspi1_clk                | mmc2_dat4         |                      |                  | gpio_171           |                |                    | safe_mode |
| AB4          | NA       | P8         | NA       | R4          | mcspi1_simo               | mmc2_dat5         |                      |                  | gpio_172           |                |                    | safe_mode |
| AA4          | NA       | P7         | NA       | T4          | mcspi1_somi               | mmc2_dat6         |                      |                  | gpio_173           |                |                    | safe_mode |
| AC2          | NA       | R7         | NA       | T6          | mcspi1_cs0                | mmc2_dat7         |                      |                  | gpio_174           |                |                    | safe_mode |
| AC3          | NA       | R8         | NA       | NA          | mcspi1_cs1                |                   |                      | mmc3_cmd         | gpio_175           |                |                    | safe_mode |
| AB1          | NA       | R9         | NA       | NA          | mcspi1_cs2                |                   |                      | mmc3_clk         | gpio_176           |                |                    | safe_mode |
| AB2          | NA       | Т8         | NA       | R5          | mcspi1_cs3                |                   | hsusb2_tll_d<br>ata2 | hsusb2_data<br>2 | gpio_177           | mm2_txdat      |                    | safe_mode |
| AA3          | NA       | W7         | NA       | N5          | mcspi2_clk                |                   | hsusb2_tll_d<br>ata7 | hsusb2_data<br>7 | gpio_178           |                |                    | safe_mode |
| Y2           | NA       | W8         | NA       | N4          | mcspi2_simo               | gpt9_pwm_e<br>vt  | hsusb2_tll_d<br>ata4 | hsusb2_data<br>4 | gpio_179           |                |                    | safe_mode |
| Y3           | NA       | U8         | NA       | N3          | mcspi2_somi               | gpt10_pwm_<br>evt | hsusb2_tll_d<br>ata5 | hsusb2_data<br>5 | gpio_180           |                |                    | safe_mode |
| Y4           | NA       | V8         | NA       | M5          | mcspi2_cs0                | gpt11_pwm_<br>evt | hsusb2_tll_d<br>ata6 | hsusb2_data<br>6 | gpio_181           |                |                    | safe_mode |
| V3           | NA       | V9         | NA       | M4          | mcspi2_cs1                | gpt8_pwm_e<br>vt  | hsusb2_tll_d<br>ata3 | hsusb2_data<br>3 | gpio_182           | mm2_txen_n     |                    | safe_mode |
| AE25         | NA       | AE20       | NA       | AA16        | sys_32k                   |                   |                      |                  |                    |                |                    |           |
| AE17         | NA       | AF19       | NA       | AD15        | sys_xtalin                |                   |                      |                  |                    |                |                    |           |
| AF17         | NA       | AF20       | NA       | AD14        | sys_xtalout               |                   |                      |                  |                    |                |                    |           |
| AF25         | NA       | W15        | NA       | Y13         | sys_clkreq                |                   |                      |                  | gpio_1             |                |                    | safe_mode |
| AF26         | NA       | V16        | NA       | W16         | sys_nirq                  |                   |                      |                  | gpio_0             |                |                    | safe_mode |
| AH25         | NA       | V13        | NA       | AA10        | sys_nrespwr<br>on         |                   |                      |                  |                    |                |                    |           |
| AF24         | NA       | AD7        | NA       | Y10         | sys_nreswar<br>m          |                   |                      |                  | gpio_30            |                |                    | safe_mode |
| AH26         | NA       | F3         | NA       | AB12        | sys_boot0                 |                   |                      |                  | gpio_2             |                |                    | safe_mode |
| AG26         | NA       | D3         | NA       | AC16        | sys_boot1                 |                   |                      |                  | gpio_3             |                |                    | safe_mode |
| AE14         | NA       | C3         | NA       | AD17        | sys_boot2                 |                   |                      |                  | gpio_4             |                |                    | safe_mode |
| AF18         | NA       | E3         | NA       | AD18        | sys_boot3                 |                   |                      |                  | gpio_5             |                |                    | safe_mode |
| AF19         | NA       | E4         | NA       | AC17        | sys_boot4                 | mmc2_dir_da<br>t2 |                      |                  | gpio_6             |                |                    | safe_mode |
| AE21         | NA       | G3         | NA       | AB16        | sys_boot5                 | mmc2_dir_da<br>t3 |                      |                  | gpio_7             |                |                    | safe_mode |
| AF21         | NA       | D4         | NA       | AA15        | sys_boot6                 |                   |                      |                  | gpio_8             |                |                    | safe_mode |
| AF22         | NA       | V12        | NA       | AD23        | sys_off_mod<br>e          |                   |                      |                  | gpio_9             |                |                    | safe_mode |
| AG25         | NA       | AE14       | NA       | Y7          | sys_clkout1               |                   |                      |                  | gpio_10            |                |                    | safe_mode |
| AE22         | NA       | W11        | NA       | AA6         | sys_clkout2               |                   |                      |                  | gpio_186           |                |                    | safe_mode |
| AA17         | NA<br>NA | U15<br>V14 | NA<br>NA | AB7         | jtag_ntrst                |                   |                      |                  |                    |                |                    |           |
| AA13         | NA<br>NA | W13        | NA<br>NA | AB6<br>AA7  | jtag_tck                  |                   |                      |                  |                    |                |                    |           |
| AA12<br>AA18 | NA<br>NA | VV13       | NA<br>NA | AA7<br>AA9  | jtag_rtck<br>jtag_tms_tms |                   |                      |                  |                    |                |                    |           |
|              |          |            |          |             | c                         |                   |                      |                  |                    |                |                    |           |
| AA20         | NA       | U16        | NA       | AB10        | jtag_tdi                  |                   |                      |                  |                    |                |                    |           |
| AA19<br>AA11 | NA<br>NA | Y13<br>Y15 | NA<br>NA | AB9<br>AC24 | jtag_tdo<br>itag_emu0     |                   |                      |                  | gpio_11            |                |                    | safe_mode |
| AA10         | NA       | Y14        | NA<br>NA | AD24        | jtag_emu1                 |                   |                      |                  | gpio_11            |                |                    | safe_mode |
| AF10         | NA       | AB2        | NA<br>NA | AC1         | etk_clk                   | mcbsp5_clkx       | mmc3 clk             | hsusb1_stp       | gpio_31<br>gpio_12 | mm1_rxdp       | hsusb1_tll_st      |           |
| AE10         | NA       | AB3        | NA       | AD3         | etk_ctl                   |                   | mmc3_cmd             | hsusb1_clk       | gpio_12            | 1_1Aup         | p<br>hsusb1_tll_cl |           |
| AF11         | NA       | AC3        | NA       | AD6         | etk_d0                    | mcspi3_simo       |                      | hsusb1_data      | gpio_13            | mm1_rxrcv      | k                  | hw_dbg2   |
| VL I I       | IVA      | AU3        | INA      | ADO         | erk_uu                    | meshis_siii0      | minico_dat4          | nsusp1_data<br>0 | gριυ_14            | IIIIII I_IXICV | ata0               | nw_ubgz   |



| CBB Bottom Top Bottom                                                                                                                                                                                                |       |                                                                                                                                                        |           |                                                                                                                                                       | _                |                          |           | S (COILLI        | -       | W055.5     | M05= 4               | M055.5   |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|-------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|--------------------------|-----------|------------------|---------|------------|----------------------|----------|
|                                                                                                                                                                                                                      |       |                                                                                                                                                        | BC<br>Top | cus                                                                                                                                                   | MODE 0           | MODE 1                   | MODE 2    | MODE 3           | MODE 4  | MODE 5     | MODE 6               | MODE 7   |
| AG12                                                                                                                                                                                                                 | NA NA | AD4                                                                                                                                                    | NA NA     | AC6                                                                                                                                                   | etk_d1           | mcspi3_somi              |           | hsusb1_data      | gpio_15 | mm1_txse0  | hsusb1_tll_d<br>ata1 | hw_dbg3  |
| AH12                                                                                                                                                                                                                 | NA    | AD3                                                                                                                                                    | NA        | AC7                                                                                                                                                   | etk_d2           | mcspi3_cs0               |           | hsusb1_data      | gpio_16 | mm1_txdat  |                      | hw_dbg4  |
| AE13                                                                                                                                                                                                                 | NA    | AA3                                                                                                                                                    | NA        | AD8                                                                                                                                                   | etk_d3           | mcspi3_clk               | mmc3_dat3 | hsusb1_data      | gpio_17 |            | hsusb1_tll_d<br>ata7 | hw_dbg5  |
| AE11                                                                                                                                                                                                                 | NA    | Y3                                                                                                                                                     | NA        | AC5                                                                                                                                                   | etk_d4           | mcbsp5_dr                | mmc3_dat0 | hsusb1_data      | gpio_18 |            | hsusb1_tll_d<br>ata4 | hw_dbg6  |
| AH9                                                                                                                                                                                                                  | NA    | AB1                                                                                                                                                    | NA        | AD2                                                                                                                                                   | etk_d5           | mcbsp5_fsx               | mmc3_dat1 | hsusb1_data<br>5 | gpio_19 |            | hsusb1_tll_d<br>ata5 | hw_dbg7  |
| AF13                                                                                                                                                                                                                 | NA    | AE3                                                                                                                                                    | NA        | AC8                                                                                                                                                   | etk_d6           | mcbsp5_dx                | mmc3_dat2 | hsusb1_data<br>6 | gpio_20 |            | hsusb1_tll_d<br>ata6 | hw_dbg8  |
| AH14                                                                                                                                                                                                                 | NA    | AD2                                                                                                                                                    | NA        | AD9                                                                                                                                                   | etk_d7           | mcspi3_cs1               | mmc3_dat7 | hsusb1_data      | gpio_21 | mm1_txen_n | hsusb1_tll_d<br>ata3 | hw_dbg9  |
| AF9                                                                                                                                                                                                                  | NA    | AA4                                                                                                                                                    | NA        | AC4                                                                                                                                                   | etk_d8           | sys_drm_ms<br>ecure      | mmc3_dat6 | hsusb1_dir       | gpio_22 |            | hsusb1_tll_di<br>r   | hw_dbg10 |
| AG9                                                                                                                                                                                                                  | NA    | V2                                                                                                                                                     | NA        | AD5                                                                                                                                                   | etk_d9           | sys_secure_i<br>ndicator | mmc3_dat5 | hsusb1_nxt       | gpio_23 | mm1_rxdm   | hsusb1_tll_n<br>xt   | hw_dbg11 |
| AE7                                                                                                                                                                                                                  | NA    | AE4                                                                                                                                                    | NA        | AC3                                                                                                                                                   | etk_d10          |                          | uart1_rx  | hsusb2_clk       | gpio_24 |            | hsusb2_tll_cl<br>k   | hw_dbg12 |
| AF7                                                                                                                                                                                                                  | NA    | AF6                                                                                                                                                    | NA        | AC9                                                                                                                                                   | etk_d11          |                          |           | hsusb2_stp       | gpio_25 | mm2_rxdp   | hsusb2_tll_st        | hw_dbg13 |
| AG7                                                                                                                                                                                                                  | NA    | AE6                                                                                                                                                    | NA        | AC10                                                                                                                                                  | etk_d12          |                          |           | hsusb2_dir       | gpio_26 |            | hsusb2_tll_di        | hw_dbg14 |
| AH7                                                                                                                                                                                                                  | NA    | AF7                                                                                                                                                    | NA        | AD11                                                                                                                                                  | etk_d13          |                          |           | hsusb2_nxt       | gpio_27 | mm2_rxdm   | hsusb2_tll_n<br>xt   | hw_dbg15 |
| AG8                                                                                                                                                                                                                  | NA    | AF9                                                                                                                                                    | NA        | AC11                                                                                                                                                  | etk_d14          |                          |           | hsusb2_data<br>0 | gpio_28 | mm2_rxrcv  | hsusb2_tll_d<br>ata0 | hw_dbg16 |
| AH8                                                                                                                                                                                                                  | NA    | AE9                                                                                                                                                    | NA        | AD12                                                                                                                                                  | etk_d15          |                          |           | hsusb2_data<br>1 | gpio_29 | mm2_txse0  | hsusb2_tll_d<br>ata1 | hw_dbg17 |
| AC4, J4, H4,<br>D8, AE9, D9,<br>D15, Y16,<br>AE18, Y18,<br>W18, K18,<br>J18, AE19,<br>Y19, U19,<br>T19, N19,<br>M19, J19,<br>Y20, W20,<br>V20, U20,<br>P20, N20,<br>K20, J20,<br>D22, D23,<br>AE24, M25,<br>L25, E25 | NA    | AC21, D15,<br>G11, G18,<br>H20, M7,<br>M17, R20,<br>T7, Y8, Y12                                                                                        | NA        | F12, F13,<br>G12, G13,<br>H12, H13,<br>J17, J18,<br>K17, K18,<br>K19, L14,<br>L15, M14,<br>M15, R17,<br>R18, R19,<br>T17, T18,<br>T19, T20            | vdd_core         |                          |           |                  |         |            |                      |          |
| Y9, W9, T9,<br>R9, M9, L9,<br>J9, Y10,<br>U10, T10,<br>R10, N10,<br>M10, L10,<br>J10, Y11,<br>W11, K11,<br>J11, W12,<br>K13, Y14,<br>K14, J14,<br>Y15, W15,<br>J15                                                   | NA    | D13, G9,<br>G12, H7,<br>K11, L9, M9,<br>M10, N7, N8,<br>P10, U7,<br>U11, U13,<br>V7, V11, W9,<br>Y9, Y11                                               | NA        | F10, G9,<br>G10, H9,<br>H10, J9, J10,<br>L11, L12,<br>M6, M7, M8,<br>M12, N6, N7,<br>N8, R6, R7,<br>R8, T7, T8,<br>U12, U13,<br>V12, V13,<br>W12, W13 | vdd_mpu<br>_iva  |                          |           |                  |         |            |                      |          |
| AA15                                                                                                                                                                                                                 | NA    | K14                                                                                                                                                    | NA        | Y12                                                                                                                                                   | cap_vdd_wk<br>up |                          |           |                  |         |            |                      |          |
| K15                                                                                                                                                                                                                  | NA    | K13                                                                                                                                                    | NA        | G18                                                                                                                                                   | vdds_dpll_dll    |                          |           |                  |         |            |                      |          |
| W16                                                                                                                                                                                                                  | NA    | U12                                                                                                                                                    | NA        | AA12                                                                                                                                                  | vdds_sram        |                          |           |                  |         |            |                      |          |
| AD3, AD4,<br>W4, AF8,<br>AE8, AF16,<br>AE16, AF23,<br>AE23, F25,<br>F26, AG27                                                                                                                                        | NA    | A18, AC7,<br>AC15, AC18,<br>AC24, AD20,<br>AE10, C11,<br>D9, E24, G4,<br>J15, J18, L7,<br>L24, M4, T4,<br>T24, W24,<br>Y4, L20,<br>AB24, AD18,<br>AD19 | NA        | M17, M18,<br>M19, N17,<br>N18, N19,<br>U10, V9,<br>V10, W9,<br>W10, Y9                                                                                | vdds             |                          |           |                  |         |            |                      |          |



| CE                                                                                                                                                                                                                                          | 3B  | CI                                                                                                                                                                                                                                                                                                                 | ВС    | cus                                                                                                                                                                                                                                                                                                                                     | MODE 0                    | MODE 1 | MODE 2 | MODE 3 | MODE 4 | MODE 5 | MODE 6 | MODE 7 |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------|--------|--------|--------|--------|--------|--------|--------|
| Bottom                                                                                                                                                                                                                                      | Тор | Bottom                                                                                                                                                                                                                                                                                                             | Тор   |                                                                                                                                                                                                                                                                                                                                         |                           |        |        |        |        |        |        |        |
| U1, J1, F1,<br>J2, F2, R4,<br>B5, A5, AH6,<br>B8, A8, B12,<br>A12, D16,<br>C16, B18,<br>A18, B22,<br>A22, G28,<br>C28                                                                                                                       | NA  |                                                                                                                                                                                                                                                                                                                    | NA NA | E16, F15,<br>F16, G15,<br>G16, H15,<br>J6, J7, J8,<br>K6, K7, K8                                                                                                                                                                                                                                                                        | vdds_mem                  |        |        |        |        |        |        |        |
| AA16                                                                                                                                                                                                                                        | NA  | U14                                                                                                                                                                                                                                                                                                                | NA    | U17                                                                                                                                                                                                                                                                                                                                     | vdds_dpll_pe<br>r         |        |        |        |        |        |        |        |
| AA14                                                                                                                                                                                                                                        | NA  | W14                                                                                                                                                                                                                                                                                                                | NA    | AA13                                                                                                                                                                                                                                                                                                                                    | vdds_wkup_<br>bg          |        |        |        |        |        |        |        |
| AG2, U2, B2, AG3, W3, P3, J3, E3, A3, P4, E4, AG6, D7, C7, V9, U9, P9, N9, K9, W10, V10, P10, K10, D10, C10, AF12, AE12, Y12, Y13, W13, J13, D13, C13, W14, K16, J16, Y17, W17, W19, V19, R19, P19, L19, K19, D19, C19, AF20, AE20, T20, R2 | NA  | A6, A8, A13,<br>AB5, AB22,<br>AC10, AC16,<br>AC19, AD14,<br>AD25,AE7,<br>AF23, B2,<br>B25, C12,<br>D7, D10,<br>D12, D14,<br>D18, D20,<br>E22, G1, G8,<br>G10, G20,<br>G23, H4, K1,<br>K15, K25,<br>L10, L17,<br>L19, L23, N4,<br>N10, N17,<br>R1, R4, R17,<br>T23, U25,<br>W1, W4,<br>W23, Y7,<br>Y10, Y16,<br>Y26 | NA    | H11, H14,<br>H16, J11,<br>J12, J13,<br>J14, J15,<br>J16, K10,<br>K11, K14,<br>K15, L8, L10,<br>L13, L17,<br>M9, M10,<br>M11, M13,<br>M16, N9,<br>N10, N11,<br>N12, N13,<br>N14, N15,<br>N16, P8,<br>P14, P15,<br>P17, R10,<br>R11, R14,<br>R15, T9,<br>T10, T11,<br>T12, T13,<br>T14, T15,<br>T16, U9,<br>U11, U14,<br>U15, U16,<br>W15 | vss                       |        |        |        |        |        |        |        |
| V25                                                                                                                                                                                                                                         | NA  | V25                                                                                                                                                                                                                                                                                                                | NA    | AB13                                                                                                                                                                                                                                                                                                                                    | vdda_dac                  |        |        |        |        |        |        |        |
| Y26                                                                                                                                                                                                                                         | NA  | V24                                                                                                                                                                                                                                                                                                                | NA    | AB15                                                                                                                                                                                                                                                                                                                                    | vssa_dac                  |        |        |        |        |        |        |        |
| K25                                                                                                                                                                                                                                         | NA  | N23                                                                                                                                                                                                                                                                                                                | NA    | N24                                                                                                                                                                                                                                                                                                                                     | vdds_mmc1                 |        |        |        |        |        |        |        |
| P25                                                                                                                                                                                                                                         | NA  | P23                                                                                                                                                                                                                                                                                                                | NA    | H8                                                                                                                                                                                                                                                                                                                                      | vdds_mmc1a                |        |        |        |        |        |        |        |
| AA26                                                                                                                                                                                                                                        | NA  | Y26                                                                                                                                                                                                                                                                                                                | NA    | NA                                                                                                                                                                                                                                                                                                                                      | vss                       |        |        |        |        |        |        |        |
| AE27                                                                                                                                                                                                                                        | NA  | AB24                                                                                                                                                                                                                                                                                                               | NA    | NA                                                                                                                                                                                                                                                                                                                                      | vdds                      |        |        |        |        |        |        |        |
| AG21                                                                                                                                                                                                                                        | NA  | AD19                                                                                                                                                                                                                                                                                                               | NA    | NA                                                                                                                                                                                                                                                                                                                                      | vdds                      |        |        |        |        |        |        |        |
| AH20                                                                                                                                                                                                                                        | NA  | AE19                                                                                                                                                                                                                                                                                                               | NA    | NA                                                                                                                                                                                                                                                                                                                                      | cap_vdd_d                 |        |        |        |        |        |        |        |
| AH21                                                                                                                                                                                                                                        | NA  | AC19                                                                                                                                                                                                                                                                                                               | NA    | NA                                                                                                                                                                                                                                                                                                                                      | vss                       |        |        |        |        |        |        |        |
|                                                                                                                                                                                                                                             | NA  | NA                                                                                                                                                                                                                                                                                                                 | NA    | NA                                                                                                                                                                                                                                                                                                                                      | vss                       |        |        |        |        |        |        |        |
|                                                                                                                                                                                                                                             | NA  | NA                                                                                                                                                                                                                                                                                                                 | NA    | NA                                                                                                                                                                                                                                                                                                                                      | vdds                      |        |        |        |        |        |        |        |
| M28                                                                                                                                                                                                                                         | NA  | L19                                                                                                                                                                                                                                                                                                                | NA    | NA                                                                                                                                                                                                                                                                                                                                      | vss                       |        |        |        |        |        |        |        |
| H28                                                                                                                                                                                                                                         | NA  | L20                                                                                                                                                                                                                                                                                                                | NA    | NA                                                                                                                                                                                                                                                                                                                                      | vdds                      |        |        |        |        |        |        |        |
| V4                                                                                                                                                                                                                                          | NA  | N9                                                                                                                                                                                                                                                                                                                 | NA    | U8                                                                                                                                                                                                                                                                                                                                      | cap_vdd_sra<br>m_mpu _iva |        |        |        |        |        |        |        |
| L21                                                                                                                                                                                                                                         | NA  | K20                                                                                                                                                                                                                                                                                                                | NA    | H17                                                                                                                                                                                                                                                                                                                                     | cap_vdd_sra<br>m_core     |        |        |        |        |        |        |        |



### 2.5 Signal Description

Many signals are available on multiple pins according to the software configuration of the pin multiplexing options.

- 1. SIGNAL NAME: The signal name
- 2. **DESCRIPTION:** Description of the signal
- 3. **TYPE:** Type = Ball type for this specific function:
  - I = Input
  - O = Output
  - Z = High-impedance
  - D = Open Drain
  - DS = Differential
  - -A = Analog
- 4. BALL BOTTOM: Associated ball(s) bottom
- 5. BALL TOP: Associated ball(s) top
- 6. **SUBSYSTEM PIN MULTIPLEXING:** Contains a list of the pin multiplexing options at the module/subsystem level. The pin function is selected at the module/system level.

Note: The Subsystem Multiplexing Signals are not described in the following tables.

## 2.5.1 External Memory Interfaces

Table 2-5. External Memory Interfaces - GPMC Signals Description

| SIGNAL NAME [1] | DESCRIPTION [2]                       | TYPE [3] | BALL<br>BOTTOM<br>(CBB<br>Pkg.) [4] | BALL<br>TOP<br>(CBB<br>Pkg.) [5] | BALL BOTTOM<br>(CBC Pkg.) [4] | BALL TOP<br>(CBC Pkg.) [5] | BALL<br>BOTTOM<br>(CUS<br>Pkg.) [4] | SUBSYSTEM PIN MULTIPLEXING [6] |
|-----------------|---------------------------------------|----------|-------------------------------------|----------------------------------|-------------------------------|----------------------------|-------------------------------------|--------------------------------|
| gpmc_a1         | General-purpose memory address bit 1  | 0        | N4 / K1                             | AC15 / M2                        | J2 / AA2                      | NA / U2                    | K4/ L2                              | / gpmc_d0                      |
| gpmc_a2         | General-purpose memory address bit 2  | 0        | M4 / L1                             | AB15 / M1                        | H1 / AA1                      | NA / U1                    | K3/ M1                              | gpmc_a18/<br>gpmc_d1           |
| gpmc_a3         | General-purpose memory address bit 3  | 0        | L4 / L2                             | AC16 / N2                        | H2 / AC2                      | NA / V2                    | K2/ M2                              | gpmc_a19/<br>gpmc_d2           |
| gpmc_a4         | General-purpose memory address bit 4  | 0        | K4 / P2                             | AB16 / N1                        | G2 / AC1                      | NA / V1                    | J4/ N2                              | gpmc_a20/<br>gpmc_d3           |
| gpmc_a5         | General-purpose memory address bit 5  | 0        | T3 / T1                             | AC17 / R2                        | F1 / AE5                      | NA / AA3                   | J3/ M3                              | gpmc_a21/<br>gpmc_d4           |
| gpmc_a6         | General-purpose memory address bit 6  | 0        | R3 / V1                             | AB17 / R1                        | F2 / AD6                      | NA / AA4                   | J2/ P1                              | gpmc_a22/<br>gpmc_d5           |
| gpmc_a7         | General-purpose memory address bit 7  | 0        | N3 / V2                             | AC18 / T2                        | E1 / AD5                      | NA / Y3                    | J1/ P2                              | gpmc_a23/<br>gpmc_d6           |
| gpmc_a8         | General-purpose memory address bit 8  | 0        | M3 / W2                             | AB18 / T1                        | E2 / AC5                      | NA / Y4                    | H1/ R1                              | gpmc_a24/<br>gpmc_d7           |
| gpmc_a9         | General-purpose memory address bit 9  | 0        | L3 / H2                             | AC19 /<br>AB3                    | D1 / V1                       | NA / R1                    | H2/ R2                              | gpmc_a25/<br>gpmc_d8           |
| gpmc_a10        | General-purpose memory address bit 10 | 0        | K3 / K2                             | AB19 /<br>AC3                    | D2 / Y1                       | T1                         | G2/ T2                              | gpmc_a26/<br>gpmc_d9           |
| gpmc_a11        | General-purpose memory address bit 11 | 0        | P1                                  | AB4                              | T1                            | N1                         | U1                                  | gpmc_d10                       |
| gpmc_a12        | General-purpose memory address bit 12 | 0        | R1                                  | AC4                              | U2                            | P2                         | R3                                  | gpmc_d11                       |
| gpmc_a13        | General-purpose memory address bit 13 | 0        | R2                                  | AB6                              | U1                            | P1                         | T3                                  | gpmc_d12                       |
| gpmc_a14        | General-purpose memory address bit 14 | 0        | T2                                  | AC6                              | P1                            | M1                         | U2                                  | gpmc_d13                       |
| gpmc_a15        | General-purpose memory address bit 15 | 0        | W1                                  | AB7                              | L2                            | J2                         | V1                                  | gpmc_d14                       |
| gpmc_a16        | General-purpose memory address bit 16 | 0        | Y1                                  | AC7                              | M2                            | K2                         | V2                                  | gpmc_d15                       |



# Table 2-5. External Memory Interfaces – GPMC Signals Description (continued)

| SIGNAL NAME [1] | DESCRIPTION [2]                       | TYPE [3] | BALL<br>BOTTOM<br>(CBB<br>Pkg.) [4] | BALL<br>TOP<br>(CBB<br>Pkg.) [5] | BALL BOTTOM<br>(CBC Pkg.) [4] | BALL TOP<br>(CBC Pkg.) [5] | BALL<br>BOTTOM<br>(CUS<br>Pkg.) [4] | SUBSYSTEM<br>PIN<br>MULTIPLEXING<br>[6] |
|-----------------|---------------------------------------|----------|-------------------------------------|----------------------------------|-------------------------------|----------------------------|-------------------------------------|-----------------------------------------|
| gpmc_a17        | General-purpose memory address bit 17 | 0        | N4                                  | AC15                             | J2                            | NA                         | K4                                  | gpmc_a1                                 |
| gpmc_a18        | General-purpose memory address bit 18 | 0        | M4                                  | AB15                             | H1                            | NA                         | K3                                  | gpmc_a2                                 |
| gpmc_a19        | General-purpose memory address bit 19 | 0        | L4                                  | AC16                             | H2                            | NA                         | K2                                  | gpmc_a3                                 |
| gpmc_a20        | General-purpose memory address bit 20 | 0        | K4                                  | AB16                             | G2                            | NA                         | J4                                  | gpmc_a4                                 |
| gpmc_a21        | General-purpose memory address bit 21 | 0        | Т3                                  | AC17                             | F1                            | NA                         | J3                                  | gpmc_a5                                 |
| gpmc_a22        | General-purpose memory address bit 22 | 0        | R3                                  | AB17                             | F2                            | NA                         | J2                                  | gpmc_a6                                 |
| gpmc_a23        | General-purpose memory address bit 23 | 0        | N3                                  | AC18                             | E1                            | NA                         | J1                                  | gpmc_a7                                 |
| gpmc_a24        | General-purpose memory address bit 24 | 0        | M3                                  | AB18                             | E2                            | NA                         | H1                                  | gpmc_a8                                 |
| gpmc_a25        | General-purpose memory address bit 25 | 0        | L3                                  | AC19                             | D1                            | NA                         | H2                                  | gpmc_a9                                 |
| gpmc_a26        | General-purpose memory address bit 26 | 0        | K3                                  | AB19                             | D2                            | NA                         | G2                                  | gpmc_a10                                |
| gpmc_d0         | GPMC Data bit 0                       | Ю        | K1                                  | M2                               | AA2                           | U2                         | L2                                  | gpmc_a1/<br>gpmc_d0                     |
| gpmc_d1         | GPMC Data bit 1                       | Ю        | L1                                  | M1                               | AA1                           | U1                         | M1                                  | gpmc_a2/<br>gpmc_d1                     |
| gpmc_d2         | GPMC Data bit 2                       | Ю        | L2                                  | N2                               | AC2                           | V2                         | M2                                  | gpmc_a3/<br>gpmc_d2                     |
| gpmc_d3         | GPMC Data bit 3                       | Ю        | P2                                  | N1                               | AC1                           | V1                         | N2                                  | gpmc_a4/<br>gpmc_d3                     |
| gpmc_d4         | GPMC Data bit 4                       | Ю        | T1                                  | R2                               | AE5                           | AA3                        | M3                                  | gpmc_a5/<br>gpmc_d4                     |
| gpmc_d5         | GPMC Data bit 5                       | Ю        | V1                                  | R1                               | AD6                           | AA4                        | P1                                  | gpmc_a6/<br>gpmc_d5                     |
| gpmc_d6         | GPMC Data bit 6                       | Ю        | V2                                  | T2                               | AD5                           | Y3                         | P2                                  | gpmc_a7<br>/gpmc_d6                     |
| gpmc_d7         | GPMC Data bit 7                       | Ю        | W2                                  | T1                               | AC5                           | Y4                         | R1                                  | gpmc_a8/<br>gpmc_d7                     |
| gpmc_d8         | GPMC Data bit 8                       | Ю        | H2                                  | AB3                              | V1                            | R1                         | R2                                  | gpmc_a9/<br>gpmc_d8                     |
| gpmc_d9         | GPMC Data bit 9                       | Ю        | K2                                  | AC3                              | Y1                            | T1                         | T2                                  | gpmc_a10/<br>gpmc_d9                    |
| gpmc_d10        | GPMC Data bit 10                      | Ю        | P1                                  | AB4                              | T1                            | N1                         | U1                                  | gpmc_a11/<br>gpmc_d10                   |
| gpmc_d11        | GPMC Data bit 11                      | Ю        | R1                                  | AC4                              | U2                            | P2                         | R3                                  | gpmc_a12/<br>gpmc_d11                   |
| gpmc_d12        | GPMC Data bit 12                      | Ю        | R2                                  | AB6                              | U1                            | P1                         | T3                                  | gpmc_a13/<br>gpmc_d12                   |
| gpmc_d13        | GPMC Data bit 13                      | Ю        | T2                                  | AC6                              | P1                            | M1                         | U2                                  | gpmc_a14/<br>gpmc_d13                   |
| gpmc_d14        | GPMC Data bit 14                      | Ю        | W1                                  | AB7                              | L2                            | J2                         | V1                                  | gpmc_a15/<br>gpmc_d14                   |
| gpmc_d15        | GPMC Data bit 15                      | Ю        | Y1                                  | AC7                              | M2                            | K2                         | V2                                  | gpmc_a16/<br>gpmc_d15                   |
| gpmc_ncs0       | GPMC Chip Select bit 0                | 0        | G4                                  | Y2                               | AD8                           | AA8                        | E2                                  | NA                                      |
| gpmc_ncs1       | GPMC Chip Select bit 1                | 0        | НЗ                                  | Y1                               | AD1                           | W1                         | NA                                  | NA                                      |
| gpmc_ncs2       | GPMC Chip Select bit 2                | 0        | V8                                  | NA                               | А3                            | NA                         | NA                                  | NA                                      |
| gpmc_ncs3       | GPMC Chip Select bit 3                | 0        | U8                                  | NA                               | B6                            | NA                         | D2                                  | NA                                      |
| gpmc_ncs4       | GPMC Chip Select bit 4                | 0        | Т8                                  | NA                               | B4                            | NA                         | F4                                  | NA                                      |
| gpmc_ncs5       | GPMC Chip Select bit 5                | 0        | R8                                  | NA                               | C4                            | NA                         | G5                                  | NA                                      |



Table 2-5. External Memory Interfaces – GPMC Signals Description (continued)

| SIGNAL NAME [1] | DESCRIPTION [2]                                              | TYPE [3] | BALL<br>BOTTOM<br>(CBB<br>Pkg.) [4] | BALL<br>TOP<br>(CBB<br>Pkg.) [5] | BALL BOTTOM<br>(CBC Pkg.) [4] | BALL TOP<br>(CBC Pkg.) [5] | BALL<br>BOTTOM<br>(CUS<br>Pkg.) [4] | SUBSYSTEM PIN MULTIPLEXING [6] |
|-----------------|--------------------------------------------------------------|----------|-------------------------------------|----------------------------------|-------------------------------|----------------------------|-------------------------------------|--------------------------------|
| gpmc_ncs6       | GPMC Chip Select bit 6                                       | 0        | P8                                  | NA                               | B5                            | NA                         | F3                                  | NA                             |
| gpmc_ncs7       | GPMC Chip Select bit 7                                       | 0        | N8                                  | NA                               | C5                            | NA                         | G4                                  | NA                             |
| gpmc_io_dir     | GPMC IO direction control for use with external transceivers | 0        | N8                                  | NA                               | C5                            | NA                         | G4                                  | NA                             |
| gpmc_clk        | GPMC clock                                                   | 0        | T4                                  | W2                               | N1                            | L1                         | W2                                  | NA                             |
| gpmc_nadv_ale   | Address Valid or Address Latch<br>Enable                     | 0        | F3                                  | W1                               | AD10                          | AA9                        | F1                                  | NA                             |
| gpmc_noe        | Output Enable                                                | 0        | G2                                  | V2                               | N2                            | L2                         | F2                                  | NA                             |
| gpmc_nwe        | Write Enable                                                 | 0        | F4                                  | V1                               | M1                            | K1                         | G3                                  | NA                             |
| gpmc_nbe0_cle   | Lower Byte Enable. Also used for Command Latch Enable        | 0        | G3                                  | AC12                             | K2                            | FT <sup>(1)</sup>          | K5                                  | NA                             |
| gpmc_nbe1       | Upper Byte Enable                                            | 0        | U3                                  | NA                               | J1                            | NA                         | L1                                  | NA                             |
| gpmc_nwp        | Flash Write Protect                                          | 0        | H1                                  | AB10                             | AC6                           | Y5                         | E1                                  | NA                             |
| gpmc_wait0      | External indication of wait                                  | I        | M8                                  | AB12                             | AC11                          | Y10                        | C1                                  | NA                             |
| gpmc_wait1      | External indication of wait                                  | I        | L8                                  | AC10                             | AC8                           | Y8                         | NA                                  | NA                             |
| gpmc_wait2      | External indication of wait                                  | I        | K8                                  | NA                               | В3                            | NA                         | NA                                  | NA                             |
| gpmc_wait3      | External indication of wait                                  | I        | J8                                  | NA                               | C6                            | NA                         | C2                                  | NA                             |

<sup>(1)</sup> FT indicates "Feed-Through. For more information, refer to Section 2.5.10.

## Table 2-6. External Memory Interfaces – SDRC Signals Description

| SIGNAL<br>NAME | DESCRIPTION       | TYPE <sup>(1)</sup> | BALL<br>BOTTOM<br>(CBB Pkg.) | BALL TOP<br>(CBB Pkg.) | BALL BOTTOM<br>(CBC Pkg.) | BALL TOP<br>(CBC Pkg.) | BALL BOTTOM<br>(CUS Pkg.) |
|----------------|-------------------|---------------------|------------------------------|------------------------|---------------------------|------------------------|---------------------------|
| sdrc_d0        | SDRAM data bit 0  | Ю                   | D6                           | J2                     | NA                        | D1                     | D7                        |
| sdrc_d1        | SDRAM data bit 1  | Ю                   | C6                           | J1                     | NA                        | G1                     | C5                        |
| sdrc_d2        | SDRAM data bit 2  | Ю                   | B6                           | G2                     | NA                        | G2                     | C6                        |
| sdrc_d3        | SDRAM data bit 3  | Ю                   | C8                           | G1                     | NA                        | E1                     | B5                        |
| sdrc_d4        | SDRAM data bit 4  | Ю                   | C9                           | F2                     | NA                        | D2                     | D9                        |
| sdrc_d5        | SDRAM data bit 5  | Ю                   | A7                           | F1                     | NA                        | E2                     | D10                       |
| sdrc_d6        | SDRAM data bit 6  | Ю                   | B9                           | D2                     | NA                        | В3                     | C7                        |
| sdrc_d7        | SDRAM data bit 7  | Ю                   | A9                           | D1                     | NA                        | B4                     | B7                        |
| sdrc_d8        | SDRAM data bit 8  | Ю                   | C14                          | B13                    | NA                        | A10                    | B11                       |
| sdrc_d9        | SDRAM data bit 9  | Ю                   | B14                          | A13                    | NA                        | B11                    | C12                       |
| sdrc_d10       | SDRAM data bit 10 | Ю                   | C15                          | B14                    | NA                        | A11                    | B12                       |
| sdrc_d11       | SDRAM data bit 11 | Ю                   | B16                          | A14                    | NA                        | B12                    | D13                       |
| sdrc_d12       | SDRAM data bit 12 | Ю                   | D17                          | B16                    | NA                        | A16                    | C13                       |
| sdrc_d13       | SDRAM data bit 13 | Ю                   | C17                          | A16                    | NA                        | A17                    | B14                       |
| sdrc_d14       | SDRAM data bit 14 | Ю                   | B17                          | B19                    | NA                        | B17                    | A14                       |
| sdrc_d15       | SDRAM data bit 15 | Ю                   | D18                          | A19                    | NA                        | B18                    | B15                       |
| sdrc_d16       | SDRAM data bit 16 | Ю                   | D11                          | В3                     | NA                        | В7                     | C9                        |
| sdrc_d17       | SDRAM data bit 17 | Ю                   | B10                          | А3                     | NA                        | A5                     | E12                       |
| sdrc_d18       | SDRAM data bit 18 | Ю                   | C11                          | B5                     | NA                        | B6                     | B8                        |
| sdrc_d19       | SDRAM data bit 19 | Ю                   | D12                          | A5                     | NA                        | A6                     | В9                        |
| sdrc_d20       | SDRAM data bit 20 | Ю                   | C12                          | B8                     | NA                        | A8                     | C10                       |
| sdrc_d21       | SDRAM data bit 21 | Ю                   | A11                          | A8                     | NA                        | В9                     | B10                       |
| sdrc_d22       | SDRAM data bit 22 | Ю                   | B13                          | В9                     | NA                        | A9                     | D12                       |
| sdrc_d23       | SDRAM data bit 23 | Ю                   | D14                          | A9                     | NA                        | B10                    | E13                       |
| sdrc_d24       | SDRAM data bit 24 | Ю                   | C18                          | B21                    | NA                        | C21                    | E15                       |
| sdrc_d25       | SDRAM data bit 25 | Ю                   | A19                          | A21                    | NA                        | D20                    | D15                       |
| sdrc_d26       | SDRAM data bit 26 | Ю                   | B19                          | D22                    | NA                        | B19                    | C15                       |

<sup>(1)</sup> Type = Ball type for this specific function (I = Input, O = Output, Z = high-impedance, D = Open Drain, DS = Differential, A = Analog).



# Table 2-6. External Memory Interfaces – SDRC Signals Description (continued)

| SIGNAL<br>NAME | DESCRIPTION                 | TYPE <sup>(1)</sup> | BALL<br>BOTTOM<br>(CBB Pkg.) | BALL TOP<br>(CBB Pkg.) | BALL BOTTOM<br>(CBC Pkg.) | BALL TOP<br>(CBC Pkg.) | BALL BOTTOM<br>(CUS Pkg.) |
|----------------|-----------------------------|---------------------|------------------------------|------------------------|---------------------------|------------------------|---------------------------|
| sdrc_d27       | SDRAM data bit 27           | Ю                   | B20                          | D23                    | NA                        | C20                    | B16                       |
| sdrc_d28       | SDRAM data bit 28           | Ю                   | D20                          | E22                    | NA                        | D21                    | C16                       |
| sdrc_d29       | SDRAM data bit 29           | Ю                   | A21                          | E23                    | NA                        | E20                    | D16                       |
| sdrc_d30       | SDRAM data bit 30           | Ю                   | B21                          | G22                    | NA                        | E21                    | B17                       |
| sdrc_d31       | SDRAM data bit 31           | Ю                   | C21                          | G23                    | NA                        | G21                    | B18                       |
| sdrc_ba0       | SDRAM bank select 0         | 0                   | H9                           | AB21                   | NA                        | AA18                   | C18                       |
| sdrc_ba1       | SDRAM bank select 1         | 0                   | H10                          | AC21                   | NA                        | V20                    | D18                       |
| sdrc_a0        | SDRAM address bit 0         | 0                   | A4                           | N22                    | NA                        | G20                    | A4                        |
| sdrc_a1        | SDRAM address bit 1         | 0                   | B4                           | N23                    | NA                        | K20                    | B4                        |
| sdrc_a2        | SDRAM address bit 2         | 0                   | В3                           | P22                    | NA                        | J20                    | D6                        |
| sdrc_a3        | SDRAM address bit 3         | 0                   | C5                           | P23                    | NA                        | J21                    | B3                        |
| sdrc_a4        | SDRAM address bit 4         | 0                   | C4                           | R22                    | NA                        | U21                    | B2                        |
| sdrc_a5        | SDRAM address bit 5         | 0                   | D5                           | R23                    | NA                        | R20                    | C3                        |
| sdrc_a6        | SDRAM address bit 6         | 0                   | C3                           | T22                    | NA                        | M21                    | E3                        |
| sdrc_a7        | SDRAM address bit 7         | 0                   | C2                           | T23                    | NA                        | M20                    | F6                        |
| sdrc_a8        | SDRAM address bit 8         | 0                   | C1                           | U22                    | NA                        | N20                    | E10                       |
| sdrc_a9        | SDRAM address bit 9         | 0                   | D4                           | U23                    | NA                        | K21                    | E9                        |
| sdrc_a10       | SDRAM address bit 10        | 0                   | D3                           | V22                    | NA                        | Y16                    | E7                        |
| sdrc_a11       | SDRAM address bit 11        | 0                   | D2                           | V23                    | NA                        | N21                    | G6                        |
| sdrc_a12       | SDRAM address bit 12        | 0                   | D1                           | W22                    | NA                        | R21                    | G7                        |
| sdrc_a13       | SDRAM address bit 13        | 0                   | E2                           | W23                    | NA                        | AA15                   | F7                        |
| sdrc_a14       | SDRAM address bit 14        | 0                   | E1                           | Y22                    | NA                        | Y12                    | F9                        |
| sdrc_ncs0      | Chip select 0               | 0                   | H11                          | M22                    | NA                        | T21                    | A19                       |
| sdrc_ncs1      | Chip select 1               | 0                   | H12                          | M23                    | NA                        | T20                    | B19                       |
| sdrc_clk       | Clock                       | Ю                   | A13                          | A11                    | NA                        | A12                    | A10                       |
| sdrc_nclk      | Clock Invert                | 0                   | A14                          | B11                    | NA                        | B13                    | A11                       |
| sdrc_cke0      | Clock Enable 0              | 0                   | H16                          | J22                    | NA                        | Y15                    | B20                       |
| sdrc_cke1      | Clock Enable 1              | 0                   | H17                          | J23                    | NA                        | Y13                    | C20                       |
| sdrc_nras      | SDRAM Row Access            | 0                   | H14                          | L23                    | NA                        | V21                    | D19                       |
| sdrc_ncas      | SDRAM column address strobe | 0                   | H13                          | L22                    | NA                        | U20                    | C19                       |
| sdrc_nwe       | SDRAM write enable          | 0                   | H15                          | K23                    | NA                        | Y18                    | A20                       |
| sdrc_dm0       | Data Mask 0                 | 0                   | B7                           | C1                     | NA                        | H1                     | B6                        |
| sdrc_dm1       | Data Mask 1                 | 0                   | A16                          | A17                    | NA                        | A14                    | B13                       |
| sdrc_dm2       | Data Mask 2                 | 0                   | B11                          | A6                     | NA                        | A4                     | A7                        |
| sdrc_dm3       | Data Mask 3                 | 0                   | C20                          | A20                    | NA                        | A18                    | A16                       |
| sdrc_dqs0      | Data Strobe 0               | Ю                   | A6                           | C2                     | NA                        | C2                     | A5                        |
| sdrc_dqs1      | Data Strobe 1               | Ю                   | A17                          | B17                    | NA                        | B15                    | A13                       |
| sdrc_dqs2      | Data Strobe 2               | Ю                   | A10                          | B6                     | NA                        | B8                     | A8                        |
| sdrc_dqs3      | Data Strobe 3               | Ю                   | A20                          | B20                    | NA                        | A19                    | A17                       |



### 2.5.2 Video Interfaces

Table 2-7. Video Interfaces - CAM Signals Description

| SIGNAL NAME      | DESCRIPTION                                 | TYPE <sup>(1)</sup> | BALL BOTTOM<br>(CBB Pkg.) | BALL BOTTOM<br>(CBC Pkg.) | BALL BOTTOM<br>(CUS Pkg.) |
|------------------|---------------------------------------------|---------------------|---------------------------|---------------------------|---------------------------|
| cam_hs           | Camera Horizontal Synchronization           | Ю                   | A24                       | C23                       | A22                       |
| cam_vs           | Camera Vertical Synchronization             | Ю                   | A23                       | D23                       | E18                       |
| cam_xclka        | Camera Clock Output a                       | 0                   | C25                       | C25                       | B22                       |
| cam_xclkb        | Camera Clock Output b                       | 0                   | B26                       | E25                       | C22                       |
| cam_d0           | Camera digital image data bit 0             | 1                   | AG17                      | AE16                      | AB18                      |
| cam_d1           | Camera digital image data bit 1             | 1                   | AH17                      | AE15                      | AC18                      |
| cam_d2           | Camera digital image data bit 2             | 1                   | B24                       | A24                       | G19                       |
| cam_d3           | Camera digital image data bit 3             | 1                   | C24                       | B24                       | F19                       |
| cam_d4           | Camera digital image data bit 4             | 1                   | D24                       | D24                       | G20                       |
| cam_d5           | Camera digital image data bit 5             | 1                   | A25                       | C24                       | B21                       |
| cam_d6           | Camera digital image data bit 6             | 1                   | K28                       | P25                       | L24                       |
| cam_d7           | Camera digital image data bit 7             | 1                   | L28                       | P26                       | K24                       |
| cam_d8           | Camera digital image data bit 8             | 1                   | K27                       | N25                       | J23                       |
| cam_d9           | Camera digital image data bit 9             | 1                   | L27                       | N26                       | K23                       |
| cam_d10          | Camera digital image data bit 10            | I                   | B25                       | D25                       | F21                       |
| cam_d11          | Camera digital image data bit 11            | 1                   | C26                       | E26                       | G21                       |
| cam_fld          | Camera field identification                 | Ю                   | C23                       | B23                       | H24                       |
| cam_pclk         | Camera pixel clock                          | 1                   | C27                       | C26                       | J19                       |
| cam_wen          | Camera Write Enable                         | I                   | B23                       | A23                       | F18                       |
| cam_strobe       | Flash strobe control signal                 | 0                   | D25                       | D26                       | J20                       |
| cam_global_reset | Global reset is used strobe synchronization | Ю                   | C23 / AH3 / AA21          | B23/M3/V17                | H24/ AA2/ AB20            |
| cam_shutter      | Mechanical shutter control signal           | 0                   | B23 / AF3 / T21           | A23 / T19                 | F18/ Y2/ AA18             |

<sup>(1)</sup> Type = Ball type for this specific function (I = Input, O = Output, Z = high-impedance, D = Open Drain, DS = Differential, A = Analog).

## Table 2-8. Video Interfaces - DSS Signals Description

| SIGNAL NAME | DESCRIPTION                                             | TYPE <sup>(1)</sup> | BALL BOTTOM<br>(CBB Pkg.) | BALL BOTTOM<br>(CBC Pkg.) | BALL BOTTOM<br>(CUS Pkg.) |
|-------------|---------------------------------------------------------|---------------------|---------------------------|---------------------------|---------------------------|
| dss_pclk    | LCD Pixel Clock                                         | 0                   | D28                       | G25                       | G22                       |
| dss_hsync   | LCD Horizontal Synchronization                          | 0                   | D26                       | K24                       | E22                       |
| dss_vsync   | LCD Vertical Synchronization                            | 0                   | D27                       | M25                       | F22                       |
| dss_acbias  | AC bias control (STN) or pixel data enable (TFT) output | 0                   | E27                       | F26                       | J21                       |
| dss_data0   | LCD Pixel Data bit 0                                    | Ю                   | AG22 / H26                | AE21 / M24                | AC19/G24                  |
| dss_data1   | LCD Pixel Data bit 1                                    | Ю                   | AH22 / H25                | AE22 / M26                | AB19/H23                  |
| dss_data2   | LCD Pixel Data bit 2                                    | Ю                   | AG23 / E28                | AE23 / F25                | AD20/D23                  |
| dss_data3   | LCD Pixel Data bit 3                                    | Ю                   | AH23 / J26                | AE24 / N24                | AC20/K22                  |
| dss_data4   | LCD Pixel Data bit 4                                    | Ю                   | AG24 / AC27               | AD23 / AC25               | AD21/V21                  |
| dss_data5   | LCD Pixel Data bit 5                                    | Ю                   | AH24 / AC28               | AD24/ AB25                | AC21/W21                  |
| dss_data6   | LCD Pixel Data bit 6                                    | Ю                   | E26                       | G26                       | D24                       |
| dss_data7   | LCD Pixel Data bit 7                                    | Ю                   | F28                       | H25                       | E23                       |
| dss_data8   | LCD Pixel Data bit 8                                    | Ю                   | F27                       | H26                       | E24                       |
| dss_data9   | LCD Pixel Data bit 9                                    | Ю                   | G26                       | J26                       | F23                       |
| dss_data10  | LCD Pixel Data bit 10                                   | Ю                   | AD28                      | AC26                      | AC22                      |
| dss_data11  | LCD Pixel Data bit 11                                   | Ю                   | AD27                      | AD26                      | AC23                      |
| dss_data12  | LCD Pixel Data bit 12                                   | Ю                   | AB28                      | AA25                      | AB22                      |
| dss_data13  | LCD Pixel Data bit 13                                   | Ю                   | AB27                      | Y25                       | Y22                       |
| dss_data14  | LCD Pixel Data bit 14                                   | Ю                   | AA28                      | AA26                      | W22                       |

<sup>(1)</sup> Type = Ball type for this specific function (I = Input, O = Output, Z = high-impedance, D = Open Drain, DS = Differential, A = Analog).



## Table 2-8. Video Interfaces – DSS Signals Description (continued)

| SIGNAL NAME | DESCRIPTION           | TYPE <sup>(1)</sup> | BALL BOTTOM<br>(CBB Pkg.) | BALL BOTTOM<br>(CBC Pkg.) | BALL BOTTOM<br>(CUS Pkg.) |
|-------------|-----------------------|---------------------|---------------------------|---------------------------|---------------------------|
| dss_data15  | LCD Pixel Data bit 15 | Ю                   | AA27                      | AB26                      | V22                       |
| dss_data16  | LCD Pixel Data bit 16 | Ю                   | G25                       | L25                       | J22                       |
| dss_data17  | LCD Pixel Data bit 17 | Ю                   | H27                       | L26                       | G23                       |
| dss_data18  | LCD Pixel Data bit 18 | Ю                   | H26                       | M24                       | G24                       |
| dss_data19  | LCD Pixel Data bit 19 | Ю                   | H25                       | M26                       | H23                       |
| dss_data20  | LCD Pixel Data bit 20 | 0                   | E28                       | F25                       | D23                       |
| dss_data21  | LCD Pixel Data bit 21 | 0                   | J26                       | N24                       | K22                       |
| dss_data22  | LCD Pixel Data bit 22 | 0                   | AC27                      | AC25                      | V21                       |
| dss_data23  | LCD Pixel Data bit 23 | 0                   | AC28                      | AB25                      | W21                       |

## Table 2-9. Video Interfaces – RFBI Signals Description

| SIGNAL<br>NAME     | DESCRIPTION                                         | TYPE <sup>(1)</sup> | BALL BOTTOM<br>(CBB Pkg.) | BALL BOTTOM<br>(CBC Pkg.) | BALL BOTTOM<br>(CUS Pkg.) | SUBSYSTEM PIN<br>MULTIPLEXING <sup>(2)</sup> |
|--------------------|-----------------------------------------------------|---------------------|---------------------------|---------------------------|---------------------------|----------------------------------------------|
| rfbi_a0            | RFBI command/data control                           | 0                   | E27                       | F26                       | J21                       | dss_acbias                                   |
| rfbi_cs0           | 1st LCD chip select                                 | 0                   | D26                       | K24                       | E22                       | dss_hsync                                    |
| rfbi_da0           | RFBI data bus 0                                     | Ю                   | AG22                      | AE21                      | AC19                      | dss_data0                                    |
| rfbi_da1           | RFBI data bus 1                                     | Ю                   | AH22                      | AE22                      | AB19                      | dss_data1                                    |
| rfbi_da2           | RFBI data bus 2                                     | Ю                   | AG23                      | AE23                      | AD20                      | dss_data2                                    |
| rfbi_da3           | RFBI data bus 3                                     | IO                  | AH23                      | AE24                      | AC20                      | dss_data3                                    |
| rfbi_da4           | RFBI data bus 4                                     | Ю                   | AG24                      | AD23                      | AD21                      | dss_data4                                    |
| rfbi_da5           | RFBI data bus 5                                     | Ю                   | AH24                      | AD24                      | AC21                      | dss_data5                                    |
| rfbi_da6           | RFBI data bus 6                                     | Ю                   | E26                       | G26                       | D24                       | dss_data6                                    |
| rfbi_da7           | RFBI data bus 7                                     | Ю                   | F28                       | H25                       | E23                       | dss_data7                                    |
| rfbi_da8           | RFBI data bus 8                                     | Ю                   | F27                       | H26                       | E24                       | dss_data8                                    |
| rfbi_da9           | RFBI data bus 9                                     | Ю                   | G26                       | J26                       | F23                       | dss_data9                                    |
| rfbi_da10          | RFBI data bus 10                                    | Ю                   | AD28                      | AC26                      | AC22                      | dss_data10                                   |
| rfbi_da11          | RFBI data bus 11                                    | Ю                   | AD27                      | AD26                      | AC23                      | dss_data11                                   |
| rfbi_da12          | RFBI data bus 12                                    | Ю                   | AB28                      | AA25                      | AB22                      | dss_data12                                   |
| rfbi_da13          | RFBI data bus 13                                    | Ю                   | AB27                      | Y25                       | Y22                       | dss_data13                                   |
| rfbi_da14          | RFBI data bus 14                                    | Ю                   | AA28                      | AA26                      | W22                       | dss_data14                                   |
| rfbi_da15          | RFBI data bus 15                                    | Ю                   | AA27                      | AB26                      | V22                       | dss_data15                                   |
| rfbi_rd            | Read enable for RFBI                                | 0                   | D28                       | G25                       | G22                       | dss_pclk                                     |
| rfbi_wr            | Write Enable for RFBI                               | 0                   | D27                       | M25                       | F22                       | dss_vsync                                    |
| rfbi_te_vsync<br>0 | tearing effect removal and Vsync input from 1st LCD | I                   | G25                       | L25                       | J22                       | dss_data16                                   |
| rfbi_hsync0        | Hsync for 1st LCD                                   | I                   | H27                       | L26                       | G23                       | dss_data17                                   |
| rfbi_te_vsync<br>1 | tearing effect removal and Vsync input from 2nd LCD | I                   | H26                       | M24                       | G24                       | dss_data18                                   |
| rfbi_hsync1        | Hsync for 2nd LCD                                   | 1                   | H25                       | M26                       | H23                       | dss_data19                                   |
| rfbi_cs1           | 2nd LCD chip select                                 | 0                   | E28                       | F25                       | D23                       | dss_data20                                   |

<sup>(1)</sup> Type = Ball type for this specific function (I = Input, O = Output, Z = high-impedance, D = Open Drain, DS = Differential, A = Analog).

<sup>(2)</sup> The subsystem pin multiplexing options are not described in and



## Table 2-10. Video Interfaces - TV Signals Description

| SIGNAL NAME | DESCRIPTION                                              | TYPE <sup>(1)</sup> | BALL BOTTOM<br>(CBB Pkg.) | BALL BOTTOM<br>(CBC Pkg.) | BALL BOTTOM<br>(CUS Pkg.) |
|-------------|----------------------------------------------------------|---------------------|---------------------------|---------------------------|---------------------------|
| tv_out1     | TV analog output Composite: tv_out1                      | 0                   | Y28                       | W26                       | AB24                      |
| tv_out2     | TV analog output S-VIDEO: tv_out2                        | 0                   | W28                       | V26                       | AA23                      |
| tv_vfb1     | tv_vfb1: Feedback through external resistor to composite | AO                  | Y27                       | W25                       | AB23                      |
| tv_vfb2     | tv_vfb2: Feedback through external resistor to S-VIDEO   | AO                  | W27                       | U24                       | Y23                       |
| tv_vref     | External capacitor                                       | AO                  | W26                       | V23                       | Y24                       |

<sup>(1)</sup> Type = Ball type for this specific function (I = Input, O = Output, Z = high-impedance, D = Open Drain, DS = Differential, A = Analog).



#### 2.5.3 Serial Communication Interfaces

Table 2-11. Serial Communication Interfaces – HDQ/1-Wire Signals Description

| SIGNAL<br>NAME | DESCRIPTION                                                                | TYPE <sup>(1)</sup> | BALL BOTTOM<br>(CBB Pkg.) | BALL BOTTOM<br>(CBC Pkg.) | BALL BOTTOM<br>(CUS Pkg.) |
|----------------|----------------------------------------------------------------------------|---------------------|---------------------------|---------------------------|---------------------------|
| hdq_sio        | Bidirectional HDQ 1-Wire control and data Interface. Output is open drain. | IOD                 | J25                       | J23                       | A24                       |

<sup>(1)</sup> Type = Ball type for this specific function (I = Input, O = Output, Z = high-impedance, D = Open Drain, DS = Differential, A = Analog).

### Table 2-12. Serial Communication Interfaces – I<sup>2</sup>C Signals Description

| SIGNAL NAME   | DESCRIPTION                                                       | TYPE <sup>(1)</sup> | BALL BOTTOM<br>(CBB Pkg.) | BALL BOTTOM<br>(CBC Pkg.) | BALL BOTTOM<br>(CUS Pkg.) |
|---------------|-------------------------------------------------------------------|---------------------|---------------------------|---------------------------|---------------------------|
| INTER-INTEGRA | TED CIRCUIT INTERFACE (I2C1)                                      |                     |                           |                           |                           |
| i2c1_scl      | I <sup>2</sup> C Master Serial clock. Output is open drain.       | IOD                 | K21                       | J25                       | K20                       |
| i2c1_sda      | I <sup>2</sup> C Serial Bidirectional Data. Output is open drain. | IOD                 | J21                       | J24                       | K21                       |
| INTER-INTEGRA | TED CIRCUIT INTERFACE (I2C3)                                      |                     |                           |                           |                           |
| i2c3_scl      | I <sup>2</sup> C Master Serial clock. Output is open drain.       | IOD                 | AF14                      | AB4                       | AC13                      |
| i2c3_sda      | I <sup>2</sup> C Serial Bidirectional Data. Output is open drain. | IOD                 | AG14                      | AC4                       | AC12                      |
| i2c3_sccbe    | Serial Camera Control Bus Enable                                  | 0                   | J25                       | J23                       | A24                       |
| INTER-INTEGRA | TED CIRCUIT INTERFACE (I2C2)                                      |                     |                           |                           |                           |
| i2c2_scl      | I <sup>2</sup> C Master Serial clock. Output is open drain.       | IOD                 | AF15                      | C2                        | AC15                      |
| i2c2_sda      | I <sup>2</sup> C Serial Bidirectional Data. Output is open drain. | IOD                 | AE15                      | C1                        | AC14                      |
| i2c2_sccbe    | Serial Camera Control Bus Enable                                  | 0                   | J25                       | J23                       | A24                       |

<sup>(1)</sup> Type = Ball type for this specific function (I = Input, O = Output, Z = high-impedance, D = Open Drain, DS = Differential, A = Analog).

### Table 2-13. Serial Communication Interfaces – SmartReflex Signals Description<sup>(1)</sup>

| SIGNAL NAME   | DESCRIPTION                                                       | TYPE <sup>(2)</sup> | BALL BOTTOM<br>(CBB Pkg.) | BALL BOTTOM<br>(CBC Pkg.) | BALL BOTTOM<br>(CUS Pkg.) |
|---------------|-------------------------------------------------------------------|---------------------|---------------------------|---------------------------|---------------------------|
| INTER-INTEGRA | TED CIRCUIT INTERFACE (I2C4)                                      |                     |                           |                           |                           |
| i2c4_scl      | I <sup>2</sup> C Master Serial clock. Output is open drain.       | IOD                 | AD26                      | AD15                      | Y16                       |
| i2c4_sda      | I <sup>2</sup> C Serial Bidirectional Data. Output is open drain. | IOD                 | AE26                      | W16                       | Y15                       |

<sup>(1)</sup> For more information on SmartReflex voltage control, see the PRCM chapter of the OMAP35x Technical Reference Manual (TRM) [literature number SPRUFA5].

### Table 2-14. Serial Communication Interfaces – McBSP LP Signals Description

| SIGNAL NAME | DESCRIPTION                                             | TYPE <sup>(1)</sup> | BALL BOTTOM<br>(CBB Pkg.) | BALL BOTTOM<br>(CBC Pkg.) | BALL BOTTOM<br>(CUS Pkg.) |
|-------------|---------------------------------------------------------|---------------------|---------------------------|---------------------------|---------------------------|
| MULTICHANNE | L SERIAL (McBSP LP 1)                                   |                     |                           |                           |                           |
| mcbsp1_dr   | Received serial data                                    | I                   | U21                       | T20                       | Y18                       |
| mcbsp1_clkr | Receive Clock                                           | Ю                   | Y8 / Y21                  | U19 / H3                  | V7 / W19                  |
| mcbsp1_fsr  | Receive frame synchronization                           | Ю                   | AA21                      | V17                       | AB20                      |
| mcbsp1_dx   | Transmitted serial data                                 | Ю                   | V21                       | U17                       | W18                       |
| mcbsp1_clkx | Transmit clock                                          | Ю                   | W21                       | T17                       | V18                       |
| mcbsp1_fsx  | Transmit frame synchronization                          | Ю                   | K26                       | P20                       | AA19                      |
| mcbsp_clks  | External clock input (shared by McBSP1, 2, 3, 4, and 5) | I                   | T21                       | T19                       | AA18                      |
| MULTICHANNE | L SERIAL (McBSP LP 2)                                   |                     |                           |                           |                           |

(1) Type = Ball type for this specific function (I = Input, O = Output, Z = high-impedance, D = Open Drain, DS = Differential, A = Analog)

<sup>(2)</sup> Type = Ball type for this specific function (I = Input, O = Output, Z = high-impedance, D = Open Drain, DS = Differential, A = Analog).



## Table 2-14. Serial Communication Interfaces – McBSP LP Signals Description (continued)

| SIGNAL NAME | DESCRIPTION                    | TYPE <sup>(1)</sup> | BALL BOTTOM<br>(CBB Pkg.) | BALL BOTTOM<br>(CBC Pkg.) | BALL BOTTOM<br>(CUS Pkg.) |
|-------------|--------------------------------|---------------------|---------------------------|---------------------------|---------------------------|
| mcbsp2_dr   | Received serial data           | 1                   | R21                       | T18                       | V19                       |
| mcbsp2_dx   | Transmitted serial data        | Ю                   | M21                       | R19                       | R20                       |
| mcbsp2_clkx | Combined serial clock          | Ю                   | N21                       | R18                       | T21                       |
| mcbsp2_fsx  | Combined frame synchronization | Ю                   | P21                       | U18                       | V20                       |
| MULTICHANNE | L SERIAL (McBSP LP 3)          |                     | •                         |                           |                           |
| mcbsp3_dr   | Received serial data           | 1                   | AE6 / AB25 / U21          | T20 / AA24 / N3           | V5 / Y18                  |
| mcbsp3_dx   | Transmitted serial data        | Ю                   | AF6 / AB26 / V21          | U17 / Y24 / P3            | V6 / W18                  |
| mcbsp3_clkx | Combined serial clock          | Ю                   | AF5 / AA25 / W21          | T17 / AD22 / U3           | W4 / V18                  |
| mcbsp3_fsx  | Combined frame synchronization | Ю                   | AE5 / AD25 / K26          | P20 / AD21 / W3           | V4 / AA19                 |
| MULTICHANNE | L SERIAL (McBSP LP 4)          |                     |                           |                           |                           |
| mcbsp4_dr   | Received serial data           | I                   | R8 / AD1                  | C4 / U4                   | G5                        |
| mcbsp4_dx   | Transmitted serial data        | Ю                   | P8 / AD2                  | B5 / R3                   | F3                        |
| mcbsp4_clkx | Combined serial clock          | Ю                   | T8 / AE1                  | B4 / V3                   | F4                        |
| mcbsp4_fsx  | Combined frame synchronization | Ю                   | N8 / AC1                  | C5 / T3                   | G4                        |
| MULTICHANNE | L SERIAL (McBSP LP 5)          | ·                   |                           |                           |                           |
| mcbsp5_dr   | Received serial data           | 1                   | AE11                      | Y3                        | AC5                       |
| mcbsp5_dx   | Transmitted serial data        | Ю                   | AF13                      | AE3                       | AC8                       |
| mcbsp5_clkx | Combined serial clock          | Ю                   | AF10                      | AB2                       | AC1                       |
| mcbsp5_fsx  | Combined frame synchronization | Ю                   | AH9                       | AB1                       | AD2                       |

## Table 2-15. Serial Communication Interfaces – McSPI Signals Description

| RIAL PORT INTERFACE (McSPI1) Clock ve data in, master data out ve data out, master data in Enable 0, polarity configured by ware Enable 1, polarity configured by ware Enable 2, polarity configured by ware | 10<br>10<br>10<br>10                                                                                                                                                                                                                                                                                             | AB3 AB4 AA4 AC2 AC3                                                                                                                                                                                                                                                                                                                                          | P9<br>P8<br>P7<br>R7                                                                                                                                                                                                                                                                                                                                                                                       | T5<br>R4<br>T4<br>T6                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| ve data in, master data out ve data out, master data in  Enable 0, polarity configured by ware  Enable 1, polarity configured by ware  Enable 2, polarity configured by ware                                 | 10<br>10<br>10                                                                                                                                                                                                                                                                                                   | AB4<br>AA4<br>AC2                                                                                                                                                                                                                                                                                                                                            | P8<br>P7<br>R7                                                                                                                                                                                                                                                                                                                                                                                             | R4<br>T4<br>T6                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| Lenable 0, polarity configured by ware  Enable 1, polarity configured by ware  Enable 2, polarity configured by ware  Enable 2, polarity configured by ware                                                  | 10<br>10                                                                                                                                                                                                                                                                                                         | AA4<br>AC2                                                                                                                                                                                                                                                                                                                                                   | P7<br>R7                                                                                                                                                                                                                                                                                                                                                                                                   | T4<br>T6                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| Enable 1, polarity configured by ware  Enable 1, polarity configured by ware  Enable 2, polarity configured by ware                                                                                          | 10                                                                                                                                                                                                                                                                                                               | AC2                                                                                                                                                                                                                                                                                                                                                          | R7                                                                                                                                                                                                                                                                                                                                                                                                         | Т6                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| Enable 1, polarity configured by tware  Enable 2, polarity configured by tware                                                                                                                               | 0                                                                                                                                                                                                                                                                                                                |                                                                                                                                                                                                                                                                                                                                                              |                                                                                                                                                                                                                                                                                                                                                                                                            | -                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| Enable 2, polarity configured by tware                                                                                                                                                                       |                                                                                                                                                                                                                                                                                                                  | AC3                                                                                                                                                                                                                                                                                                                                                          | R8                                                                                                                                                                                                                                                                                                                                                                                                         | NΔ                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| ware                                                                                                                                                                                                         | 0                                                                                                                                                                                                                                                                                                                |                                                                                                                                                                                                                                                                                                                                                              |                                                                                                                                                                                                                                                                                                                                                                                                            | INA                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|                                                                                                                                                                                                              | Ü                                                                                                                                                                                                                                                                                                                | AB1                                                                                                                                                                                                                                                                                                                                                          | R9                                                                                                                                                                                                                                                                                                                                                                                                         | NA                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| Enable 3, polarity configured by ware                                                                                                                                                                        | 0                                                                                                                                                                                                                                                                                                                | AB2                                                                                                                                                                                                                                                                                                                                                          | Т8                                                                                                                                                                                                                                                                                                                                                                                                         | R5                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| RIAL PORT INTERFACE (McSPI2)                                                                                                                                                                                 |                                                                                                                                                                                                                                                                                                                  |                                                                                                                                                                                                                                                                                                                                                              |                                                                                                                                                                                                                                                                                                                                                                                                            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| Clock                                                                                                                                                                                                        | Ю                                                                                                                                                                                                                                                                                                                | AA3                                                                                                                                                                                                                                                                                                                                                          | W7                                                                                                                                                                                                                                                                                                                                                                                                         | N5                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| ve data in, master data out                                                                                                                                                                                  | Ю                                                                                                                                                                                                                                                                                                                | Y2                                                                                                                                                                                                                                                                                                                                                           | W8                                                                                                                                                                                                                                                                                                                                                                                                         | N4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| ve data out, master data in                                                                                                                                                                                  | Ю                                                                                                                                                                                                                                                                                                                | Y3                                                                                                                                                                                                                                                                                                                                                           | U8                                                                                                                                                                                                                                                                                                                                                                                                         | N3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| Enable 0, polarity configured by tware                                                                                                                                                                       | Ю                                                                                                                                                                                                                                                                                                                | Y4                                                                                                                                                                                                                                                                                                                                                           | V8                                                                                                                                                                                                                                                                                                                                                                                                         | M5                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| Enable 1, polarity configured by tware                                                                                                                                                                       | 0                                                                                                                                                                                                                                                                                                                | V3                                                                                                                                                                                                                                                                                                                                                           | V9                                                                                                                                                                                                                                                                                                                                                                                                         | M4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| RIAL PORT INTERFACE (McSPI3)                                                                                                                                                                                 |                                                                                                                                                                                                                                                                                                                  |                                                                                                                                                                                                                                                                                                                                                              |                                                                                                                                                                                                                                                                                                                                                                                                            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| Clock                                                                                                                                                                                                        | Ю                                                                                                                                                                                                                                                                                                                | H26 / AE2 / AE13                                                                                                                                                                                                                                                                                                                                             | W10 / M24 / AA3                                                                                                                                                                                                                                                                                                                                                                                            | G24 / Y1 / AD8                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| ve data in, master data out                                                                                                                                                                                  | Ю                                                                                                                                                                                                                                                                                                                | H25 / AG5 / AF11                                                                                                                                                                                                                                                                                                                                             | R10 / M26 / AC3                                                                                                                                                                                                                                                                                                                                                                                            | H23 / AB5 / AD6                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| ve data out, master data in                                                                                                                                                                                  | Ю                                                                                                                                                                                                                                                                                                                | E28 / AH5 / AG12                                                                                                                                                                                                                                                                                                                                             | F25 / T10 / AD4                                                                                                                                                                                                                                                                                                                                                                                            | D23 / AB3 / AC6                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| Enable 0, polarity configured by tware                                                                                                                                                                       | Ю                                                                                                                                                                                                                                                                                                                | J26 / AF4 / AH12                                                                                                                                                                                                                                                                                                                                             | U9 / N24 / AD3                                                                                                                                                                                                                                                                                                                                                                                             | K22 / V3 / AC7                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| Enable 1, polarity configured by tware                                                                                                                                                                       | 0                                                                                                                                                                                                                                                                                                                | AC27 / AG4 / AH14                                                                                                                                                                                                                                                                                                                                            | AC25 / U10 / AD2                                                                                                                                                                                                                                                                                                                                                                                           | V21 / W3 / AD9                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| V   V   V   V   V   V   V   V   V   V                                                                                                                                                                        | re data in, master data out re data out, master data in  Enable 0, polarity configured by ware  Enable 1, polarity configured by ware  RIAL PORT INTERFACE (McSPI3)  Clock re data in, master data out re data out, master data in  Enable 0, polarity configured by ware  Enable 1, polarity configured by ware | re data in, master data out re data out, master data in IO Enable 0, polarity configured by ware  Enable 1, polarity configured by ware  RIAL PORT INTERFACE (McSPI3)  Clock IO re data in, master data out re data out, master data in IO Enable 0, polarity configured by ware  Enable 1, polarity configured by Ware  Enable 1, polarity configured by Co | re data in, master data out re data out, master data in IO Y3 Enable 0, polarity configured by ware  Enable 1, polarity configured by ware  RIAL PORT INTERFACE (McSPI3)  Clock IO H26 / AE2 / AE13 re data in, master data out re data out, master data in IO E28 / AH5 / AG12 Enable 0, polarity configured by ware  Enable 1, polarity configured by Ware  Company to the data out IO AC27 / AG4 / AH14 | re data in, master data out re data out, master data in IO Y3 U8 Enable 0, polarity configured by ware  Enable 1, polarity configured by W8 Enable 1, polarity configured by W9 Enable 1, polarity configured by W9 Enable 1, polarity configured by W9 Enable 1, polarity configured by W9 Enable 1, polarity configured by W10 H26 / AE2 / AE13 W10 / M24 / AA3 W10 / M24 / AA3 W10 / M24 / AA3 W10 / M24 / AA3 W10 / M24 / AA3 W10 / M24 / AA3 W10 / M24 / AA3 W10 / M24 / AA3 W10 / M24 / AA3 W10 / M24 / AA3 W10 / M24 / AA3 W10 / M26 / AC3 W10 / M26 / AC3 W10 / M26 / AC3 W10 / M26 / AF4 / AH12 W10 / M24 / AD3 W10 / M24 / AD3 W10 / M24 / AD3 W10 / M24 / AD3 W10 / M24 / AD3 W10 / M24 / AD3 W10 / M24 / AD3 W10 / M24 / AD3 W10 / M24 / AD3 W10 / M24 / AD3 W10 / M24 / AD3 W10 / M24 / AD3 W10 / M24 / AD3 W10 / M24 / AD3 W10 / M24 / AD3 W10 / M24 / AD3 W10 / M24 / AD3 W10 / M24 / AD3 W10 / M24 / AD3 W10 / M24 / AD3 W10 / M24 / AD3 W10 / M24 / AD3 W10 / M24 / AD3 W10 / M24 / AD3 W10 / M24 / AD3 W10 / M24 / AD3 W10 / M24 / AD3 W10 / M24 / AD3 W10 / M24 / AD3 W10 / M24 / AD3 W10 / M24 / AD3 W10 / M24 / AD3 W10 / M24 / AD3 W10 / M24 / AD3 W10 / M24 / AD3 W10 / M24 / AD3 W10 / M24 / AD3 W10 / M24 / AD3 W10 / M24 / AD3 W10 / M24 / AD3 W10 / M24 / AD3 W10 / M24 / AD3 W10 / M24 / AD3 W10 / M24 / AD3 W10 / M24 / AD3 W10 / M24 / AD3 W10 / M24 / AD3 W10 / M24 / AD3 W10 / M24 / AD3 W10 / M24 / AD3 W10 / M24 / AD3 W10 / M24 / AD3 W10 / M24 / AD3 W10 / M24 / AD3 W10 / M24 / AD3 W10 / M24 / AD3 W10 / M24 / AD3 W10 / M24 / AD3 W10 / M24 / AD3 W10 / M24 / AD3 W10 / M24 / AD3 W10 / M24 / AD3 W10 / M24 / AD3 W10 / M24 / AD3 W10 / M24 / AD3 W10 / M24 / AD3 W10 / M24 / AD3 W10 / M24 / AD3 W10 / M24 / AD3 W10 / M24 / AD3 W10 / M24 / AD3 W10 / M24 / AD3 W10 / M24 / AD3 W10 / M24 / AD3 W10 / M24 / AD3 W10 / M24 / AD3 W10 / M24 / AD3 W10 / M24 / AD3 W10 / M24 / AD3 W10 / M24 / AD3 W10 / M24 / AD3 W10 / M24 / AD3 W10 / M24 / AD3 W10 / M24 / AD3 W10 / M24 / AD3 W10 / M24 / AD3 W10 / M24 / AD3 W10 / M24 / AD3 W10 / M24 / AD3 W10 / M24 / AD3 W10 / M24 / AD3 W10 / |

(1) Type = Ball type for this specific function (I = Input, O = Output, Z = high-impedance, D = Open Drain, DS = Differential, A = Analog)



### Table 2-15. Serial Communication Interfaces – McSPI Signals Description (continued)

| SIGNAL NAME | DESCRIPTION                                   | TYPE <sup>(1)</sup> | BALL BOTTOM<br>(CBB Pkg.) | BALL BOTTOM<br>(CBC Pkg.) | BALL BOTTOM<br>(CUS Pkg.) |
|-------------|-----------------------------------------------|---------------------|---------------------------|---------------------------|---------------------------|
| mcspi4_clk  | SPI Clock                                     | Ю                   | Y8 / Y21                  | U19 / H3                  | V7 / W19                  |
| mcspi4_simo | Slave data in, master data out                | Ю                   | V21                       | U17                       | W18                       |
| mcspi4_somi | Slave data out, master data in                | Ю                   | U21                       | T20                       | Y18                       |
| mcspi4_cs0  | SPI Enable 0, polarity configured by software | Ю                   | K26                       | P20                       | AA19                      |

### Table 2-16. Serial Communication Interfaces – UARTs Signals Description

| SIGNAL NAME    | DESCRIPTION                                        | TYPE <sup>(1)</sup> | BALL BOTTOM<br>(CBB Pkg.) | BALL BOTTOM<br>(CBC Pkg.) | BALL BOTTOM<br>(CUS Pkg.) |
|----------------|----------------------------------------------------|---------------------|---------------------------|---------------------------|---------------------------|
| UNIVERSAL AS   | YNCHRONOUS RECEIVER/TRANSMI                        | TTER (UART1)        |                           |                           |                           |
| uart1_cts      | UART1 Clear To Send                                | I                   | AG22 / W8 / T21           | AE21 / T19 / W2           | AC19 / AC2 / AA18         |
| uart1_rts      | UART1 Request To Send                              | 0                   | AH22 / AA9                | AE22 / R2                 | W6 / AB19                 |
| uart1_rx       | UART1 Receive data                                 | 1                   | F28 / Y8 / AE7            | H3 / H25 / AE4            | E23 / V7 / AC3            |
| uart1_tx       | UART1 Transmit data                                | 0                   | E26 / AA8                 | L4 / G26                  | D24 / W7                  |
| UNIVERSAL AS   | YNCHRONOUS RECEIVER/TRANSMI                        | TTER (UART2)        |                           |                           |                           |
| uart2_cts      | UART2 Clear To Send                                | I                   | AF6 / AB26                | N23/Y24                   | V6                        |
| uart2_rts      | UART2 Request To Send                              | 0                   | AE6 / AB25                | P3/AA24                   | V5                        |
| uart2_rx       | UART2 Receive data                                 | I                   | AE5 / AD25                | W3/AD21                   | V4                        |
| uart2_tx       | UART2 Transmit data                                | 0                   | AF5 / AA25                | V3/AD22                   | W4                        |
| UNIVERSAL AS   | YNCHRONOUS RECEIVER/TRANSMI                        | TTER (UART3) / IrD  | A                         |                           |                           |
| uart3_cts_rctx | UART3 Clear To Send (input),<br>Remote TX (output) | Ю                   | H18 / U26                 | W20 / F23                 | A23 / U23                 |
| uart3_rts_sd   | UART3 Request To Send, IR enable                   | 0                   | H19 / U27                 | V18 / F24                 | B23 / U24                 |
| uart3_rx_irrx  | UART3 Receive data, IR and Remote RX               | I                   | AG24 / H20 / U28          | AD23 / Y20 / H24          | AD21 / B24 / T23          |
| uart3_tx_irtx  | UART3 Transmit data, IR TX                         | 0                   | AH24 / H21 / T27          | AD24 / V20 / G24          | AC21 / C23 / T24          |

<sup>(1)</sup> Type = Ball type for this specific function (I = Input, O = Output, Z = high-impedance, D = Open Drain, DS = Differential, A = Analog)

### Table 2-17. Serial Communication Interfaces – USB Signals Description

| SIGNAL NAME     | DESCRIPTION                                                                                            |   | BALL BOTTOM<br>(CBB Pkg.) | BALL BOTTOM<br>(CBC Pkg.) | BALL BOTTOM<br>(CUS Pkg.) |
|-----------------|--------------------------------------------------------------------------------------------------------|---|---------------------------|---------------------------|---------------------------|
| HIGH-SPEED UNIV | VERSAL SERIAL BUS INTERFACE (HSUSB0)                                                                   |   |                           |                           |                           |
| hsusb0_clk      | Dedicated for external transceiver 60-MHz clock input to PHY                                           |   | T28                       | W19                       | R21                       |
| hsusb0_stp      | Dedicated for external transceiver Stop signal                                                         | 0 | T25                       | U20                       | R23                       |
| hsusb0_dir      | Dedicated for external transceiver Data direction control from PHY                                     | I | R28                       | V19                       | P23                       |
| hsusb0_nxt      | Dedicated for external transceiver Next signal from PHY                                                | I | T26                       | W18                       | R22                       |
| hsusb0_data0    | Dedicated for external transceiver Bidirectional data bus                                              | Ю | T27                       | V20                       | T24                       |
| hsusb0_data1    | Dedicated for external transceiver Bidirectional data bus                                              | Ю | U28                       | Y20                       | T23                       |
| hsusb0_data2    | Dedicated for external transceiver Bidirectional data bus                                              | Ю | U27                       | V18                       | U24                       |
| hsusb0_data3    | Dedicated for external transceiver Bidirectional data bus                                              | Ю | U26                       | W20                       | U23                       |
| hsusb0_data4    | Dedicated for external transceiver Bidirectional data bus additional signals for 12-pin ULPI operation | Ю | U25                       | W17                       | W24                       |
| hsusb0_data5    | Dedicated for external transceiver Bidirectional data bus additional signals for 12-pin ULPI operation | Ю | V28                       | Y18                       | V23                       |
| hsusb0_data6    | Dedicated for external transceiver Bidirectional data bus additional signals for 12-pin ULPI operation | Ю | V27                       | Y19                       | W23                       |
| hsusb0_data7    | Dedicated for external transceiver Bidirectional data bus additional signals for 12-pin ULPI operation |   | V26                       | Y17                       | T22                       |
| MM_FSUSB3       |                                                                                                        |   |                           |                           |                           |
| mm3_rxdm        | Vminus receive data (not used in 3- or 4-pin configurations)                                           | Ю | AE3                       | K3                        | NA <sup>(2)</sup>         |

<sup>(1)</sup> Type = Ball type for this specific function (I = Input, O = Output, Z = high-impedance, D = Open Drain, DS = Differential, A = Analog)

<sup>(2)</sup> This pin is not available on the CUS package. For a list of pins not supported on a particular package, see Table 1-1.



## Table 2-17. Serial Communication Interfaces – USB Signals Description (continued)

| 1.0                              | Table 2-17. Serial Communication Interfaces – USB Signals Description (continued)                                  |                    |                           |                           |                           |  |  |  |  |
|----------------------------------|--------------------------------------------------------------------------------------------------------------------|--------------------|---------------------------|---------------------------|---------------------------|--|--|--|--|
| SIGNAL NAME                      | DESCRIPTION                                                                                                        | TYPE <sup>(1</sup> | BALL BOTTOM<br>(CBB Pkg.) | BALL BOTTOM<br>(CBC Pkg.) | BALL BOTTOM<br>(CUS Pkg.) |  |  |  |  |
| mm3_rxdp                         | Vplus receive data (not used in 3- or 4-pin configurations)                                                        | Ю                  | AH3                       | М3                        | NA <sup>(2)</sup>         |  |  |  |  |
| mm3_rxrcv                        | Differential receiver signal input (not used in 3-pin mode)                                                        | Ю                  | AD1                       | U4                        | NA                        |  |  |  |  |
| mm3_txse0                        | Single-ended zero. Used as VM in 4-pin VP_VM mode.                                                                 | Ю                  | AE1                       | V3                        | NA                        |  |  |  |  |
| mm3_txdat                        | USB data. Used as VP in 4-pin VP_VM mode.                                                                          | Ю                  | AD2                       | R3                        | NA                        |  |  |  |  |
| mm3_txen_n                       | Transmit enable                                                                                                    | Ю                  | AC1                       | T3                        | NA                        |  |  |  |  |
| MM_FSUSB2                        |                                                                                                                    |                    |                           |                           |                           |  |  |  |  |
| mm2_rxdm                         | Vminus receive data (not used in 3- or 4-pin configurations)                                                       | Ю                  | AH7                       | AF7                       | AD11                      |  |  |  |  |
| mm2_rxdp                         | Vplus receive data (not used in 3- or 4-pin configurations)                                                        | Ю                  | AF7                       | AF6                       | AC9                       |  |  |  |  |
| mm2_rxrcv                        | Differential receiver signal input (not used in 3-pin mode)                                                        | Ю                  | AG8                       | AF9                       | AC11                      |  |  |  |  |
| mm2_txse0                        | Single-ended zero. Used as VM in 4-pin VP_VM mode.                                                                 | Ю                  | AH8                       | AE9                       | AD12                      |  |  |  |  |
| mm2_txdat                        | USB data. Used as VP in 4-pin VP_VM mode.                                                                          | Ю                  | AB2                       | T8                        | R5                        |  |  |  |  |
| mm2_txen_n                       | Transmit enable                                                                                                    | Ю                  | V3                        | V9                        | M4                        |  |  |  |  |
| MM_FSUSB1                        | 1                                                                                                                  |                    |                           |                           |                           |  |  |  |  |
| mm1_rxdm                         | Vminus receive data (not used in 3- or 4-pin configurations)                                                       | IO                 | AG9                       | V2                        | AD5                       |  |  |  |  |
| mm1_rxdp                         | Vplus receive data (not used in 3- or 4-pin configurations)                                                        | IO                 | AF10                      | AB2                       | AC1                       |  |  |  |  |
| mm1_rxrcv                        | Differential receiver signal input (not used in 3-pin mode)                                                        | IO                 | AF11                      | AC3                       | AD6                       |  |  |  |  |
| mm1 txse0                        | Single-ended zero. Used as VM in 4-pin VP_VM mode.                                                                 | IO                 | AG12                      | AD4                       | AC6                       |  |  |  |  |
| mm1_txdat                        | USB data. Used as VP in 4-pin VP VM mode.                                                                          | IO                 | AH12                      | AD3                       | AC7                       |  |  |  |  |
| mm1_txen_n                       | Transmit enable                                                                                                    | 10                 | AH14                      | AD2                       | AD9                       |  |  |  |  |
| HSUSB3_TLL                       | Transmit enable                                                                                                    | 10                 | AIII4                     | ADZ                       | AD9                       |  |  |  |  |
|                                  | Dedicated for external transceiver 60 MHz clock input to DHV                                                       | 0                  | W8                        | W2                        | NA                        |  |  |  |  |
| hsusb3_tll_clk                   | Dedicated for external transceiver 60-MHz clock input to PHY                                                       | ı                  | AH3                       | M3                        | NA<br>NA                  |  |  |  |  |
| hsusb3_tll_stp<br>hsusb3_tll_dir | Dedicated for external transceiver Stop signal  dedicated for external transceiver Data direction control from PHY | 0                  | AF3                       | L3                        | NA<br>NA                  |  |  |  |  |
| hsusb3 tll nxt                   | Dedicated for external transceiver Next signal from PHY                                                            | 0                  | AE3                       | K3                        | NA                        |  |  |  |  |
| hsusb3_til_tixt                  | Dedicated for external transceiver Next signal non-FTT  Dedicated for external transceiver Bidirectional data bus  | 10                 | AD1                       | U4                        | NA<br>NA                  |  |  |  |  |
| hsusb3_tll_data1                 | Dedicated for external transceiver Bidirectional data bus                                                          | IO                 | AE1                       | V3                        | NA NA                     |  |  |  |  |
| hsusb3_tll_data2                 | Dedicated for external transceiver Bidirectional data bus                                                          | 10                 | AD2                       | R3                        | NA<br>NA                  |  |  |  |  |
|                                  |                                                                                                                    | 10                 |                           | T3                        | NA<br>NA                  |  |  |  |  |
| hsusb3_tll_data4                 | Dedicated for external transceiver Bidirectional data bus                                                          | IO                 | AC1                       | P3                        |                           |  |  |  |  |
| hsusb3_tll_data4                 | Dedicated for external transceiver Bidirectional data bus                                                          |                    | AF6                       |                           | NA<br>NA                  |  |  |  |  |
| hsusb3_tll_data5                 | Dedicated for external transceiver Bidirectional data bus                                                          | 10                 | AE6                       | N3                        | NA<br>NA                  |  |  |  |  |
| hsusb3_tll_data6                 | Dedicated for external transceiver Bidirectional data bus                                                          | 10                 | AF5                       | V3                        | NA                        |  |  |  |  |
| hsusb3_tll_data7 HSUSB2          | Dedicated for external transceiver Bidirectional data bus                                                          | Ю                  | AE5                       | W3                        | NA                        |  |  |  |  |
| hsusb2_clk                       | Dedicated for external transceiver 60-MHz clock input to PHY                                                       | 0                  | AE7                       | AE4                       | AC3                       |  |  |  |  |
| hsusb2_cirk                      | Dedicated for external transceiver Stop signal                                                                     | 0                  | AF7                       | AF6                       | AC9                       |  |  |  |  |
| hsusb2_dir                       | Dedicated for external transceiver Data direction control from PHY                                                 | ı                  | AG7                       | AE6                       | AC10                      |  |  |  |  |
| hsusb2_nxt                       | Dedicated for external transceiver Next signal from PHY                                                            | ı                  | AH7                       | AF7                       | AD11                      |  |  |  |  |
| hsusb2_data0                     | Dedicated for external transceiver Next signal non-FTTT  Dedicated for external transceiver Bidirectional data bus | IO                 | AG8                       | AF9                       | AC11                      |  |  |  |  |
| hsusb2_data1                     | Dedicated for external transceiver Bidirectional data bus                                                          | IO                 | AH8                       | AE9                       | AD12                      |  |  |  |  |
| hsusb2_data2                     | Dedicated for external transceiver Bidirectional data bus                                                          | IO                 | AB2                       | T8                        | R5                        |  |  |  |  |
| hsusb2_data3                     | Dedicated for external transceiver Bidirectional data bus                                                          | 10                 | V3                        | V9                        | M4                        |  |  |  |  |
| hsusb2_data4                     | Dedicated for external transceiver Bidirectional data bus                                                          | IO                 | Y2                        | W8                        | N4                        |  |  |  |  |
|                                  | additional signals for 12-pin ULPI operation  Dedicated for external transceiver Bidirectional data bus            | IO                 | Y3                        | U8                        | N3                        |  |  |  |  |
| hsusb2_data5                     | additional signals for 12-pin ULPI operation                                                                       |                    |                           |                           |                           |  |  |  |  |
| hsusb2_data6                     | Dedicated for external transceiver Bidirectional data bus additional signals for 12-pin ULPI operation             | Ю                  | Y4                        | V8                        | M5                        |  |  |  |  |
| hsusb2_data7                     | Dedicated for external transceiver Bidirectional data bus additional signals for 12-pin ULPI operation             | Ю                  | AA3                       | W7                        | N5                        |  |  |  |  |
| HSUSB2_TLL                       |                                                                                                                    |                    |                           |                           |                           |  |  |  |  |
| hsusb2_tll_clk                   | Dedicated for external transceiver 60-MHz clock input to PHY                                                       | 0                  | AE7                       | AE4                       | AC3                       |  |  |  |  |



## Table 2-17. Serial Communication Interfaces – USB Signals Description (continued)

| SIGNAL NAME      | DESCRIPTION                                                                                            | TYPE <sup>(1</sup> | BALL BOTTOM<br>(CBB Pkg.) | BALL BOTTOM<br>(CBC Pkg.) | BALL BOTTOM<br>(CUS Pkg.) |
|------------------|--------------------------------------------------------------------------------------------------------|--------------------|---------------------------|---------------------------|---------------------------|
| hsusb2_tll_stp   | Dedicated for external transceiver Stop signal                                                         | ı                  | AF7                       | AF6                       | AC9                       |
| hsusb2_tll_dir   | Dedicated for external transceiver data direction control from PHY                                     |                    | AG7                       | AE6                       | AC10                      |
| hsusb2_tll_nxt   | Dedicated for external transceiver Next signal from PHY                                                | 0                  | AH7                       | AF7                       | AD11                      |
| hsusb2_tll_data0 | Dedicated for external transceiver Bidirectional data bus                                              | Ю                  | AG8                       | AF9                       | AC11                      |
| hsusb2_tll_data1 | Dedicated for external transceiver Bidirectional data bus                                              | Ю                  | AH8                       | AE9                       | AD12                      |
| hsusb2_tll_data2 | Dedicated for external transceiver Bidirectional data bus                                              | Ю                  | AB2                       | Т8                        | R5                        |
| hsusb2_tll_data3 | Dedicated for external transceiver Bidirectional data bus                                              | Ю                  | V3                        | V9                        | M4                        |
| hsusb2_tll_data4 | Dedicated for external transceiver Bidirectional data bus additional signals for 12-pin ULPI operation | Ю                  | Y2                        | W8                        | N4                        |
| hsusb2_tll_data5 | Dedicated for external transceiver Bidirectional data bus additional signals for 12-pin ULPI operation | Ю                  | Y3                        | U8                        | N3                        |
| hsusb2_tll_data6 | Dedicated for external transceiver Bidirectional data bus additional signals for 12-pin ULPI operation | Ю                  | Y4                        | V8                        | M5                        |
| hsusb2_tll_data7 | Dedicated for external transceiver Bidirectional data bus additional signals for 12-pin ULPI operation | Ю                  | AA3                       | W7                        | N5                        |
| HSUSB1           |                                                                                                        |                    |                           |                           |                           |
| hsusb1_clk       | Dedicated for external transceiver 60-MHz clock input to PHY                                           | 0                  | AE10                      | AB3                       | AD3                       |
| hsusb1_stp       | Dedicated for external transceiver Stop signal                                                         | 0                  | AF10                      | AB2                       | AC1                       |
| hsusb1_dir       | Dedicated for external transceiver data direction control from PHY                                     | I                  | AF9                       | AA4                       | AC4                       |
| hsusb1_nxt       | Dedicated for external transceiver Next signal from PHY                                                | I                  | AG9                       | V2                        | AD5                       |
| nsusb1_data0     | Dedicated for external transceiver Bidirectional data bus                                              | Ю                  | AF11                      | AC3                       | AD6                       |
| nsusb1_data1     | Dedicated for external transceiver Bidirectional data bus                                              | Ю                  | AG12                      | AD4                       | AC6                       |
| hsusb1_data2     | Dedicated for external transceiver Bidirectional data bus                                              | Ю                  | AH12                      | AD3                       | AC7                       |
| hsusb1_data3     | Dedicated for external transceiver Bidirectional data bus                                              | Ю                  | AH14                      | AD2                       | AD9                       |
| hsusb1_data4     | Dedicated for external transceiver Bidirectional data bus additional signals for 12-pin ULPI operation | Ю                  | AE11                      | Y3                        | AC5                       |
| hsusb1_data5     | Dedicated for external transceiver Bidirectional data bus additional signals for 12-pin ULPI operation | Ю                  | AH9                       | AB1                       | AD2                       |
| hsusb1_data6     | Dedicated for external transceiver Bidirectional data bus additional signals for 12-pin ULPI operation | Ю                  | AF13                      | AE3                       | AC8                       |
| hsusb1_data7     | Dedicated for external transceiver Bidirectional data bus additional signals for 12-pin ULPI operation | Ю                  | AE13                      | AA3                       | AD8                       |
| HSUSB1_TLL       |                                                                                                        |                    |                           |                           |                           |
| hsusb1_tll_clk   | Dedicated for external transceiver 60-MHz clock input to PHY                                           | 0                  | AE10                      | AB3                       | AD3                       |
| nsusb1_tll_stp   | Dedicated for external transceiver Stop signal                                                         | I                  | AF10                      | AB2                       | AC1                       |
| hsusb1_tll_dir   | Dedicated for external transceiver data direction control from PHY                                     | 0                  | AF9                       | AA4                       | AC4                       |
| hsusb1_tll_nxt   | Dedicated for external transceiver Next signal from PHY                                                | 0                  | AG9                       | V2                        | AD5                       |
| nsusb1_tll_data0 | Dedicated for external transceiver Bidirectional data bus                                              | Ю                  | AF11                      | AC3                       | AD6                       |
| nsusb1_tll_data1 | Dedicated for external transceiver Bidirectional data bus                                              | Ю                  | AG12                      | AD4                       | AC6                       |
| nsusb1_tll_data2 | Dedicated for external transceiver Bidirectional data bus                                              | Ю                  | AH12                      | AD3                       | AC7                       |
| nsusb1_tll_data3 | Dedicated for external transceiver Bidirectional data bus                                              | Ю                  | AH14                      | AD2                       | AD9                       |
| hsusb1_tll_data4 | Dedicated for external transceiver Bidirectional data bus additional signals for 12-pin ULPI operation | Ю                  | AE11                      | Y3                        | AC5                       |
| hsusb1_tll_data5 | Dedicated for external transceiver Bidirectional data bus additional signals for 12-pin ULPI operation | Ю                  | AH9                       | AB1                       | AD2                       |
| hsusb1_tll_data6 | Dedicated for external transceiver Bidirectional data bus additional signals for 12-pin ULPI operation | Ю                  | AF13                      | AE3                       | AC8                       |
| hsusb1_tll_data7 | Dedicated for external transceiver Bidirectional data bus additional signals for 12-pin ULPI operation | Ю                  | AE13                      | AA3                       | AD8                       |



### 2.5.4 Removable Media Interfaces

Table 2-18. Removable Media Interfaces – MMC/SDIO Signals Description

| SIGNAL NAME    | DESCRIPTION                                                                                | TYPE <sup>(1</sup> | BALL BOTTOM<br>(CBB Pkg.) | BALL BOTTOM<br>(CBC Pkg.) | BALL BOTTOM<br>(CUS Pkg.) |
|----------------|--------------------------------------------------------------------------------------------|--------------------|---------------------------|---------------------------|---------------------------|
| MULTIMEDIA MEN | MORY CARD (MMC1) / SECURE DIGITAL IO (SDIO1)                                               |                    |                           |                           |                           |
| mmc1_clk       | MMC/SD Output Clock                                                                        | 0                  | N28                       | N19                       | M23                       |
| mmc1_cmd       | MMC/SD command signal                                                                      | Ю                  | M27                       | L18                       | L23                       |
| mmc1_dat0      | MMC/SD Card Data bit 0 / SPI Serial Input                                                  | Ю                  | N27                       | M19                       | M22                       |
| mmc1_dat1      | MMC/SD Card Data bit 1                                                                     | Ю                  | N26                       | M18                       | M21                       |
| mmc1_dat2      | MMC/SD Card Data bit 2                                                                     | Ю                  | N25                       | K18                       | M20                       |
| mmc1_dat3      | MMC/SD Card Data bit 3                                                                     | Ю                  | P28                       | N20                       | N23                       |
| mmc1_dat4      | MMC/SD Card Data bit 4                                                                     | Ю                  | P27                       | M20                       | N22                       |
| mmc1_dat5      | MMC/SD Card Data bit 5                                                                     | Ю                  | P26                       | P17                       | N21                       |
| mmc1_dat6      | MMC/SD Card Data bit 6                                                                     | Ю                  | R27                       | P18                       | N20                       |
| mmc1_dat7      | MMC/SD Card Data bit 7                                                                     | Ю                  | R25                       | P19                       | P24                       |
| MULTIMEDIA MEN | MORY CARD (MMC2) / SECURE DIGITAL IO (SDIO2)                                               |                    |                           |                           |                           |
| mmc2_clk       | MMC/SD Output Clock                                                                        | 0                  | AE2                       | W10                       | Y1                        |
| mmc2_dir_dat0  | Direction control for DAT0 signal case an external transceiver used                        | 0                  | AE4                       | V10                       | AB2                       |
| mmc2_dir_dat1  | Direction control for DAT1 and DAT3 signals case an external transceiver used              | 0                  | AH3                       | M3                        | AA2                       |
| mmc2_dir_dat2  | Direction control for DAT2 signal case an external transceiver used                        | 0                  | AF19                      | E4                        | AC17                      |
| mmc2_dir_dat3  | Direction control for DAT4, DAT5, DAT6, and DAT7 signals case an external transceiver used | 0                  | AE21                      | G3                        | AB16                      |
| mmc2_clkin     | MMC/SD input Clock                                                                         | 1                  | AE3                       | K3                        | AA1                       |
| mmc2_dat0      | MMC/SD Card Data bit 0                                                                     | Ю                  | AH5                       | T10                       | AB3                       |
| mmc2_dat1      | MMC/SD Card Data bit 1                                                                     | Ю                  | AH4                       | Т9                        | Y3                        |
| mmc2_dat2      | MMC/SD Card Data bit 2                                                                     | Ю                  | AG4                       | U10                       | W3                        |
| mmc2_dat3      | MMC/SD Card Data bit 3                                                                     | Ю                  | AF4                       | U9                        | V3                        |
| mmc2_dat4      | MMC/SD Card Data bit 4                                                                     | Ю                  | AE4 / AB3                 | P9 / V10                  | AB2 / T5                  |
| mmc2_dat5      | MMC/SD Card Data bit 5                                                                     | Ю                  | AH3 / AB4                 | M3/P8                     | AA2 / R4                  |
| mmc2_dat6      | MMC/SD Card Data bit 6                                                                     | Ю                  | AF3 / AA4                 | L3/P7                     | Y2 / T4                   |
| mmc2_dat7      | MMC/SD Card Data bit 7                                                                     | Ю                  | AE3 / AC2                 | K3/R7                     | AA1 / T6                  |
| mmc2_dir_cmd   | Direction control for CMD signal case an external transceiver is used                      | 0                  | AF3                       | L3                        | Y2                        |
| mmc2_cmd       | MMC/SD command signal                                                                      | Ю                  | AG5                       | R10                       | AB5                       |
| MULTIMEDIA MEN | MORY CARD (MMC3) / SECURE DIGITAL IO (SDIO3)                                               |                    |                           |                           |                           |
| mmc3_clk       | MMC/SD Output Clock                                                                        | 0                  | AB1 / AF10                | R9 / AB2                  | AC1                       |
| mmc3_cmd       | MMC/SD command signal                                                                      | Ю                  | AC3 / AE10                | R8 / AB3                  | AD3                       |
| mmc3_dat0      | MMC/SD Card Data bit 0 / SPI Serial Input                                                  | Ю                  | AE4 / AE11                | V10 / Y3                  | AB2 / AC5                 |
| mmc3_dat1      | MMC/SD Card Data bit 1                                                                     | Ю                  | AH3 / AH9                 | M3/AB1                    | AA2 / AD2                 |
| mmc3_dat2      | MMC/SD Card Data bit 2                                                                     | Ю                  | AF3 / AF13                | L3/AE3                    | Y2 / AC8                  |
| mmc3_dat3      | MMC/SD Card Data bit 3                                                                     | Ю                  | AE3 / AE13                | K3/AA3                    | AA1 / AD8                 |
| mmc3_dat4      | MMC/SD Card Data bit 4                                                                     | Ю                  | AF11                      | AC3                       | AD6                       |
| mmc3_dat5      | MMC/SD Card Data bit 5                                                                     | Ю                  | AG9                       | V2                        | AD5                       |
| mmc3_dat6      | MMC/SD Card Data bit 6                                                                     | Ю                  | AF9                       | AA4                       | AC4                       |
| mmc3_dat7      | MMC/SD Card Data bit 7                                                                     | Ю                  | AH14                      | AD2                       | AD9                       |

<sup>(1)</sup> Type = Ball type for this specific function (I = Input, O = Output, Z = high-impedance, D = Open Drain, DS = Differential, A = Analog)



### 2.5.5 Test Interfaces

Table 2-19. Test Interfaces - ETK Signals Description

| SIGNAL NAME | DESCRIPTION     | TYPE <sup>(1)</sup> | BALL BOTTOM<br>(CBB Pkg.) | BALL BOTTOM<br>(CBC Pkg.) | BALL BOTTOM<br>(CUS Pkg.) |
|-------------|-----------------|---------------------|---------------------------|---------------------------|---------------------------|
| etk_ctl     | ETK trace ctl   | 0                   | AE10                      | AB2                       | AD3                       |
| etk_clk     | ETK trace clock | 0                   | AF10                      | AB3                       | AC1                       |
| etk_d0      | ETK data 0      | 0                   | AF11                      | AC3                       | AD6                       |
| etk_d1      | ETK data 1      | 0                   | AG12                      | AD4                       | AC6                       |
| etk_d2      | ETK data 2      | 0                   | AH12                      | AD3                       | AC7                       |
| etk_d3      | ETK data 3      | 0                   | AE13                      | AA3                       | AD8                       |
| etk_d4      | ETK data 4      | 0                   | AE11                      | Y3                        | AC5                       |
| etk_d5      | ETK data 5      | 0                   | AH9                       | AB1                       | AD2                       |
| etk_d6      | ETK data 6      | 0                   | AF13                      | AE3                       | AC8                       |
| etk_d7      | ETK data 7      | 0                   | AH14                      | AD2                       | AD9                       |
| etk_d8      | ETK data 8      | 0                   | AF9                       | AA4                       | AC4                       |
| etk_d9      | ETK data 9      | 0                   | AG9                       | V2                        | AD5                       |
| etk_d10     | ETK data 10     | 0                   | AE7                       | AE4                       | AC3                       |
| etk_d11     | ETK data 11     | 0                   | AF7                       | AF6                       | AC9                       |
| etk_d12     | ETK data 12     | 0                   | AG7                       | AE6                       | AC10                      |
| etk_d13     | ETK data 13     | 0                   | AH7                       | AF7                       | AD11                      |
| etk_d14     | ETK data 14     | 0                   | AG8                       | AF9                       | AC11                      |
| etk_d15     | ETK data 15     | 0                   | AH8                       | AE9                       | AD12                      |

<sup>(1)</sup> Type = Ball type for this specific function (I = Input, O = Output, Z = high-impedance, D = Open Drain, DS = Differential, A = Analog)



## Table 2-20. Test Interfaces - JTAG Signals Description

| SIGNAL NAME   | DESCRIPTION            | TYPE <sup>(1)</sup> | BALL BOTTOM<br>(CBB Pkg.) | BALL BOTTOM<br>(CBC Pkg.) | BALL BOTTOM<br>(CUS Pkg.) |
|---------------|------------------------|---------------------|---------------------------|---------------------------|---------------------------|
| jtag_ntrst    | Test Reset             | 1                   | AA17                      | U15                       | AB7                       |
| jtag_tck      | Test Clock             | 1                   | AA13                      | V14                       | AB6                       |
| jtag_rtck     | ARM Clock<br>Emulation | 0                   | AA12                      | W13                       | AA7                       |
| jtag_tms_tmsc | Test Mode Select       | Ю                   | AA18                      | V15                       | AA9                       |
| jtag_tdi      | Test Data Input        | 1                   | AA20                      | U16                       | AB10                      |
| jtag_tdo      | Test Data Output       | 0                   | AA19                      | Y13                       | AB9                       |
| jtag_emu0     | Test emulation 0       | Ю                   | AA11                      | Y15                       | AC24                      |
| jtag_emu1     | Test emulation 1       | Ю                   | AA10                      | Y14                       | AD24                      |

<sup>(1)</sup> Type = Ball type for this specific function (I = Input, O = Output, Z = high-impedance, D = Open Drain, DS = Differential, A = Analog)

### Table 2-21. Test Interfaces – SDTI Signals Description

| SIGNAL<br>NAME | DESCRIPTION                             | TYPE <sup>(1)</sup> | BALL BOTTOM<br>(CBB Pkg.) | BALL BOTTOM<br>(CBC Pkg.) | BALL BOTTOM<br>(CUS Pkg.) | SUBSYSTEM<br>SIGNAL<br>MULTIPLEXING <sup>(2)</sup> |
|----------------|-----------------------------------------|---------------------|---------------------------|---------------------------|---------------------------|----------------------------------------------------|
| sdti_clk       | Serial clock dual edge                  | 0                   | AF7 / AA11 / AG8          | AF6 / Y15 / AF9           | AC9 / AC24 / AC11         | etk_d11 / jtag_emu0 /<br>etk_d14                   |
| sdti_txd0      | Serial data out (System Trace messages) | 0                   | AG7 / AA10 / AA11         | AE6 / Y14 / Y15           | AC10 / AD24 /<br>AC24     | etk_d12 / jtag_emu1 /<br>jtag_emu0                 |
| sdti_txd1      | Serial data out (System Trace messages) | 0                   | AH7 / AA10                | AF7 / Y14                 | AD11 / AD24               | etk_d13 / jtag_emu1                                |
| sdti_txd2      | Serial data out (System Trace messages) | 0                   | AG8                       | AF9                       | AC11                      | etk_d14                                            |
| sdti_txd3      | Serial data out (System Trace messages) | 0                   | AH8                       | AE9                       | AD12                      | etk_d15                                            |

<sup>(1)</sup> Type = Ball type for this specific function (I = Input, O = Output, Z = high-impedance, D = Open Drain, DS = Differential, A = Analog)

## Table 2-22. Test Interfaces – HWDBG Signals Description

| SIGNAL NAME | DESCRIPTION     | TYPE <sup>(1)</sup> | BALL BOTTOM<br>(CBB Pkg.) | BALL BOTTOM<br>(CBC Pkg.) | BALL BOTTOM<br>(CUS Pkg.) |
|-------------|-----------------|---------------------|---------------------------|---------------------------|---------------------------|
| hw_dbg0     | Debug signal 0  | 0                   | A24 / AF10                | C23/AB2                   | AC1/A22                   |
| hw_dbg1     | Debug signal 1  | 0                   | A23 / AE10                | D23/AB3                   | AD3/E18                   |
| hw_dbg2     | Debug signal 2  | 0                   | C27/ AF11                 | C26/AC3                   | AD6/J19                   |
| hw_dbg3     | Debug signal 3  | 0                   | C23 / AG12                | B23/AD4                   | AC6/H24                   |
| hw_dbg4     | Debug signal 4  | 0                   | B24 / AH12                | A24/AD3                   | AC7/G19                   |
| hw_dbg5     | Debug signal 5  | 0                   | C24 / AE13                | B24/AA3                   | AD8/F19                   |
| hw_dbg6     | Debug signal 6  | 0                   | D24 / AE11                | D24/Y3                    | AC5/G20                   |
| hw_dbg7     | Debug signal 7  | 0                   | A25 / AH9                 | C24/AB1                   | AD2/B21                   |
| hw_dbg8     | Debug signal 8  | 0                   | B25 / AF13                | D25/AE3                   | AC8/F21                   |
| hw_dbg9     | Debug signal 9  | 0                   | C26 / AH14                | E26/AD2                   | AD9/G21                   |
| hw_dbg10    | Debug signal 10 | 0                   | B23 / AF9                 | A23/AA4                   | AC4/F18                   |
| hw_dbg11    | Debug signal 11 | 0                   | D25 / AG9                 | D26/V2                    | AD5/J20                   |
| hw_dbg12    | Debug signal 12 | 0                   | D28 / AE7                 | G25/AE4                   | AC3/G22                   |
| hw_dbg13    | Debug signal 13 | 0                   | D26 / AF7                 | K24/AF6                   | AC9/E22                   |
| hw_dbg14    | Debug signal 14 | 0                   | E26 / AG7                 | G26/AE6                   | AC10/D24                  |
| hw_dbg15    | Debug signal 15 | 0                   | F28 / AH7                 | H25/AF7                   | AD11/E23                  |
| hw_dbg16    | Debug signal 16 | 0                   | F27 / AG8                 | H26/AF9                   | AC11/E24                  |
| hw_dbg17    | Debug signal 17 | 0                   | G26 / AH8                 | J26/AE9                   | AD12/F23                  |

<sup>(1)</sup> Type = Ball type for this specific function (I = Input, O = Output, Z = high-impedance, D = Open Drain, DS = Differential, A = Analog)

<sup>2)</sup> The subsystem pin multiplexing options are not described in and



## 2.5.6 Miscellaneous

# Table 2-23. Miscellaneous - GP Timer Signals Description

| SIGNAL NAME   | DESCRIPTION                  | TYPE <sup>(1)</sup> | BALL BOTTOM<br>(CBB Pkg.) | BALL BOTTOM<br>(CBC Pkg.) | BALL BOTTOM<br>(CUS Pkg.) |
|---------------|------------------------------|---------------------|---------------------------|---------------------------|---------------------------|
| gpt8_pwm_evt  | PWM or event for GP timer 8  | Ю                   | N8 / AD25 / V3            | C5 / AD21/ V9             | G4/ M4                    |
| gpt9_pwm_evt  | PWM or event for GP timer 9  | Ю                   | T8 / AB26 / Y2            | B4 / W8 / Y24             | F4 / N4                   |
| gpt10_pwm_evt | PWM or event for GP timer 10 | Ю                   | R8 / AB25 / Y3            | C4 / U8 / AA24            | G5 / N3                   |
| gpt11_pwm_evt | PWM or event for GP timer 11 | Ю                   | P8 / AA25 / Y4            | B5 / V8 / AD22            | F3 / M5                   |

<sup>(1)</sup> Type = Ball type for this specific function (I = Input, O = Output, Z = high-impedance, D = Open Drain, DS = Differential, A = Analog)



## 2.5.7 General-Purpose IOs

Table 2-24. General-Purpose IOs Signals Description<sup>(1)</sup>

| SIGNAL NAME        | DESCRIPTION           | TYPE <sup>(2)</sup> | BALL BOTTOM<br>(CBB Pkg.) | BALL BOTTOM<br>(CBC Pkg.) | BALL BOTTOM<br>(CUS Pkg.) |
|--------------------|-----------------------|---------------------|---------------------------|---------------------------|---------------------------|
| gpio_0             | General-purpose IO 0  | Ю                   | AF26                      | V16                       | W16                       |
| gpio_1             | General-purpose IO 1  | Ю                   | AF25                      | W15                       | Y13                       |
| gpio_2             | General-purpose IO 2  | Ю                   | AH26                      | F3                        | AB12                      |
| gpio_3             | General-purpose IO 3  | Ю                   | AG26                      | D3                        | AC16                      |
| gpio_4             | General-purpose IO 4  | Ю                   | AE14                      | C3                        | AD17                      |
| gpio_5             | General-purpose IO 5  | Ю                   | AF18                      | E3                        | AD18                      |
| gpio_6             | General-purpose IO 6  | Ю                   | AF19                      | E4                        | AC17                      |
| gpio_7             | General-purpose IO 7  | Ю                   | AE21                      | G3                        | AB16                      |
| gpio_8             | General-purpose IO 8  | Ю                   | AF21                      | D4                        | AA15                      |
| gpio_9             | General-purpose IO 9  | Ю                   | AF22                      | V12                       | AD23                      |
| gpio_10            | General-purpose IO 10 | Ю                   | AG25                      | AE14                      | Y7                        |
| gpio_11            | General-purpose IO 11 | Ю                   | AA11                      | Y15                       | AC24                      |
| gpio_12            | General-purpose IO 12 | Ю                   | AF10                      | AB2                       | AC1                       |
| gpio_13            | General-purpose IO 13 | Ю                   | AE10                      | AB3                       | AD3                       |
| gpio_14            | General-purpose IO 14 | Ю                   | AF11                      | AC3                       | AD6                       |
| gpio_15            | General-purpose IO 15 | IO                  | AG12                      | AD4                       | AC6                       |
| gpio_16            | General-purpose IO 16 | IO                  | AH12                      | AD3                       | AC7                       |
| gpio_17            | General-purpose IO 17 | IO                  | AE13                      | AA3                       | AD8                       |
| gpio_18            | General-purpose IO 18 | IO                  | AE11                      | Y3                        | AC5                       |
| gpio_19            | General-purpose IO 19 | IO                  | AH9                       | AB1                       | AD2                       |
| gpio_20            | General-purpose IO 20 | IO                  | AF13                      | AE3                       | AC8                       |
| gpio_21            | General-purpose IO 21 | IO                  | AH14                      | AD2                       | AD9                       |
| gpio_22            | General-purpose IO 22 | IO                  | AF9                       | AA4                       | AC4                       |
| gpio_23            | General-purpose IO 23 | IO                  | AG9                       | V2                        | AD5                       |
| gpio_24            | General-purpose IO 24 | IO                  | AE7                       | AE4                       | AC3                       |
| gpio_25            | General-purpose IO 25 | IO                  | AF7                       | AF6                       | AC9                       |
| gpio_26            | General-purpose IO 26 | IO                  | AG7                       | AE6                       | AC10                      |
| gpio_27            | General-purpose IO 27 | IO                  | AH7                       | AF7                       | AD11                      |
| gpio_28            | General-purpose IO 28 | IO                  | AG8                       | AF9                       | AC11                      |
| gpio_29            | General-purpose IO 29 | IO                  | AH8                       | AE9                       | AD12                      |
| gpio_30            | General-purpose IO 30 | IO                  | AF24                      | AD7                       | Y10                       |
| gpio_31            | General-purpose IO 31 | IO                  | AA10                      | Y14                       | AD24                      |
| gpio_34            | General-purpose IO 34 | IO                  | N4                        | J2                        | K4                        |
| gpio_35            | General-purpose IO 35 | IO                  | M4                        | H1                        | K3                        |
| gpio_36            | General-purpose IO 36 | IO                  | L4                        | H2                        | K2                        |
| gpio_37            | General-purpose IO 37 | IO                  | K4                        | G2                        | J4                        |
| gpio_38            | General-purpose IO 38 | IO                  | T3                        | F1                        | J3                        |
| gpio_39            | General-purpose IO 39 | IO                  | R3                        | F2                        | J2                        |
| gpio_40            | General-purpose IO 40 | IO                  | N3                        | E1                        | J1                        |
| gpio_40            | General-purpose IO 41 | IO                  | M3                        | E2                        | H1                        |
| gpio_41<br>gpio_42 | General-purpose IO 42 | 10                  | L3                        | D1                        | H2                        |
|                    |                       | 10                  |                           | D2                        | G2                        |
| gpio_43            | General purpose IO 43 |                     | K3                        |                           |                           |
| gpio_44            | General purpose IO 44 | 10                  | H2                        | V1                        | R2                        |
| gpio_45            | General purpose IO 45 | 10                  | K2                        | Y1                        | T2                        |
| gpio_46            | General purpose IO 46 | 10                  | P1                        | T1                        | U1                        |
| gpio_47            | General-purpose IO 47 | Ю                   | R1                        | U2                        | R3                        |

<sup>(1)</sup> NA in table stands for "Not Applicable".

Type = Ball type for this specific function (I = Input, O = Output, Z = high-impedance, D = Open Drain, DS = Differential, A = Analog) (2)



# Table 2-24. General-Purpose IOs Signals Description<sup>(1)</sup> (continued)

|                    |                                              |                     | - 3                       | (                         |                           |
|--------------------|----------------------------------------------|---------------------|---------------------------|---------------------------|---------------------------|
| SIGNAL NAME        | DESCRIPTION                                  | TYPE <sup>(2)</sup> | BALL BOTTOM<br>(CBB Pkg.) | BALL BOTTOM<br>(CBC Pkg.) | BALL BOTTOM<br>(CUS Pkg.) |
| gpio_49            | General-purpose IO 49                        | Ю                   | T2                        | P1                        | U2                        |
| gpio_50            | General-purpose IO 50                        | Ю                   | W1                        | L2                        | V1                        |
| gpio_51            | General-purpose IO 51                        | Ю                   | Y1                        | M2                        | V2                        |
| gpio_52            | General-purpose IO 52                        | 10                  | H3                        | AD1                       | NA                        |
| gpio_53            | General-purpose IO 53                        | Ю                   | V8                        | A3                        | NA                        |
| gpio_54            | General-purpose IO 54                        | Ю                   | U8                        | B6                        | D2                        |
| gpio_55            | General-purpose IO 55                        | Ю                   | Т8                        | B4                        | F4                        |
| gpio_56            | General-purpose IO 56                        | Ю                   | R8                        | C4                        | G5                        |
| gpio_57            | General-purpose IO 57                        | Ю                   | P8                        | B5                        | F3                        |
| gpio_58            | General-purpose IO 58                        | Ю                   | N8                        | C5                        | G4                        |
| gpio_59            | General-purpose IO 59                        | Ю                   | T4                        | N1                        | W2                        |
| gpio_60            | General-purpose IO 60                        | IO                  | G3                        | K2                        | K5                        |
| gpio_61            | General-purpose IO 61                        | IO                  | U3                        | J1                        | L1                        |
| gpio_62            | General-purpose IO 62                        | 10                  | H1                        | AC6                       | E1                        |
| gpio_63            | General-purpose IO 63                        | 10                  | L8                        | AC8                       | NA NA                     |
| gpio_64            | General-purpose IO 64                        | 10                  | K8                        | B3                        | NA<br>NA                  |
|                    | ' '                                          | 10                  | J8                        | C6                        | C2                        |
| gpio_65            | General-purpose IO 65 General-purpose IO 66  | 10                  | D28                       | G25                       | G22                       |
| gpio_66            | ' '                                          |                     |                           |                           |                           |
| gpio_67            | General-purpose IO 67                        | 10                  | D26                       | K24                       | E22                       |
| gpio_68            | General-purpose IO 68                        | 10                  | D27                       | M25                       | F22                       |
| gpio_69            | General-purpose IO 69                        | 10                  | E27                       | F26                       | J21                       |
| gpio_70            | General-purpose IO 70                        | IO                  | AG22                      | AE21                      | AC19                      |
| gpio_71            | General-purpose IO 71                        | Ю                   | AH22                      | AE22                      | AB19                      |
| gpio_72            | General-purpose IO 72                        | Ю                   | AG23                      | AE23                      | AD20                      |
| gpio_73            | General-purpose IO 73                        | Ю                   | AH23                      | AE24                      | AC20                      |
| gpio_74            | General-purpose IO 74                        | Ю                   | AG24                      | AD23                      | AD21                      |
| gpio_75            | General-purpose IO 75                        | 10                  | AH24                      | AD24                      | AC21                      |
| gpio_76            | General-purpose IO 76                        | Ю                   | E26                       | G26                       | D24                       |
| gpio_77            | General-purpose IO 77                        | Ю                   | F28                       | H25                       | E23                       |
| gpio_78            | General-purpose IO 78                        | Ю                   | F27                       | H26                       | E24                       |
| gpio_79            | General-purpose IO 79                        | Ю                   | G26                       | J26                       | F23                       |
| gpio_80            | General-purpose IO 80                        | Ю                   | AD28                      | AC26                      | AC22                      |
| gpio_81            | General-purpose IO 81                        | Ю                   | AD27                      | AD26                      | AC23                      |
| gpio_82            | General-purpose IO 82                        | Ю                   | AB28                      | AA25                      | AB22                      |
| gpio_83            | General-purpose IO 83                        | Ю                   | AB27                      | Y25                       | Y22                       |
| gpio_84            | General-purpose IO 84                        | Ю                   | AA28                      | AA26                      | W22                       |
| gpio_85            | General-purpose IO 85                        | Ю                   | AA27                      | AB26                      | V22                       |
| gpio_86            | General-purpose IO 86                        | Ю                   | G25                       | L25                       | J22                       |
| gpio_87            | General-purpose IO 87                        | Ю                   | H27                       | L26                       | G23                       |
| gpio_88            | General-purpose IO 88                        | Ю                   | H26                       | M24                       | G24                       |
| gpio_89            | General-purpose IO 89                        | Ю                   | H25                       | M26                       | H23                       |
| gpio_90            | General-purpose IO 90                        | IO                  | E28                       | F25                       | D23                       |
| gpio_91            | General-purpose IO 91                        | IO                  | J26                       | N24                       | K22                       |
| gpio_92            | General-purpose IO 92                        | 10                  | AC27                      | AC25                      | V21                       |
| gpio_93            | General-purpose IO 93                        | 10                  | AC28                      | AB25                      | W21                       |
| gpio_93<br>gpio_94 | General-purpose IO 93                        | 10                  | AC26                      | C23                       | A22                       |
|                    | General-purpose IO 94  General-purpose IO 95 | 10                  | A23                       | D23                       | E18                       |
| gpio_95            | General-purpose IO 95  General-purpose IO 96 | 10                  | C25                       | C25                       | B22                       |
| gpio_96            |                                              |                     |                           |                           |                           |
| gpio_97            | General-purpose IO 97                        | 10                  | C27                       | C26                       | J19                       |
| gpio_98            | General-purpose IO 98                        | IO                  | C23                       | B23                       | H24                       |
| gpio_99            | General-purpose IO 99                        | I                   | AG17                      | AE16                      | AB18                      |



# Table 2-24. General-Purpose IOs Signals Description<sup>(1)</sup> (continued)

| SIGNAL NAME | DESCRIPTION            | TYPE <sup>(2)</sup> | BALL BOTTOM | BALL BOTTOM | BALL BOTTOM |
|-------------|------------------------|---------------------|-------------|-------------|-------------|
| OIONAL NAME | DEGORII TION           | 1112                | (CBB Pkg.)  | (CBC Pkg.)  | (CUS Pkg.)  |
| gpio_100    | General-purpose IO 100 | I                   | AH17        | AE15        | AC18        |
| gpio_101    | General-purpose IO 101 | Ю                   | B24         | A24         | G19         |
| gpio_102    | General-purpose IO 102 | Ю                   | C24         | B24         | F19         |
| gpio_103    | General-purpose IO 103 | Ю                   | D24         | D24         | G20         |
| gpio_104    | General-purpose IO 104 | Ю                   | A25         | C24         | B21         |
| gpio_105    | General-purpose IO 105 | Ю                   | K28         | P25         | L24         |
| gpio_106    | General-purpose IO 106 | Ю                   | L28         | P26         | K24         |
| gpio_107    | General-purpose IO 107 | Ю                   | K27         | N25         | J23         |
| gpio_108    | General-purpose IO 108 | Ю                   | L27         | N26         | K23         |
| gpio_109    | General-purpose IO 109 | Ю                   | B25         | D25         | F21         |
| gpio_110    | General-purpose IO 110 | Ю                   | C26         | E26         | G21         |
| gpio_111    | General-purpose IO 111 | Ю                   | B26         | E25         | C22         |
| gpio_112    | General-purpose IO 112 | I                   | AG19        | AD17        | NA          |
| gpio_113    | General-purpose IO 113 | 1                   | AH19        | AD16        | NA          |
| gpio_114    | General-purpose IO 114 | 1                   | AG18        | AE18        | NA          |
| gpio_115    | General-purpose IO 115 | 1                   | AH18        | AE17        | NA          |
| gpio_116    | General-purpose IO 116 | IO                  | P21         | U18         | V20         |
| gpio_117    | General-purpose IO 117 | IO                  | N21         | R18         | T21         |
| gpio_118    | General-purpose IO 118 | IO                  | R21         | T18         | V19         |
| gpio_119    | General-purpose IO 119 | 10                  | M21         | R19         | R20         |
| <b>5.</b> – |                        | 10                  | N28 / T28   |             | M23 / R21   |
| gpio_120    | General purpose IO 120 | 10                  | M27 / T25   | W19 / N19   | L23 / R23   |
| gpio_121    | General-purpose IO 121 |                     |             | U20 / L18   |             |
| gpio_122    | General-purpose IO 122 | 10                  | N27 / R28   | V19 / M19   | M22 / P23   |
| gpio_123    | General-purpose IO 123 | 10                  | N26         | M18         | M21         |
| gpio_124    | General-purpose IO 124 | 10                  | N25 / T26   | W18 / K18   | M20/R22     |
| gpio_125    | General-purpose IO 125 | 10                  | P28 / T27   | V20 / N20   | N23/T24     |
| gpio_126    | General-purpose IO 126 | IO                  | D25 / P27   | M20 / D26   | J20 / N22   |
| gpio_127    | General-purpose IO 127 | Ю                   | P26         | P17         | N21         |
| gpio_128    | General-purpose IO 128 | Ю                   | R27         | P18         | N20         |
| gpio_129    | General-purpose IO 129 | Ю                   | R25         | P19         | P24         |
| gpio_130    | General-purpose IO 130 | Ю                   | AE2 / U28   | Y20 / W10   | Y1 / T23    |
| gpio_131    | General-purpose IO 131 | Ю                   | AG5 / U27   | V18 / R10   | AB5 / U24   |
| gpio_132    | General-purpose IO 132 | Ю                   | AH5         | T10         | AB3         |
| gpio_133    | General-purpose IO 133 | Ю                   | AH4         | T9          | Y3          |
| gpio_134    | General-purpose IO 134 | Ю                   | AG4         | U10         | W3          |
| gpio_135    | General-purpose IO 135 | Ю                   | AF4         | U9          | V3          |
| gpio_136    | General-purpose IO 136 | Ю                   | AE4         | V10         | AB2         |
| gpio_137    | General-purpose IO 137 | Ю                   | AH3         | M3          | AA2         |
| gpio_138    | General-purpose IO 138 | Ю                   | AF3         | L3          | Y2          |
| gpio_139    | General-purpose IO 139 | Ю                   | AE3         | K3          | AA1         |
| gpio_140    | General-purpose IO 140 | Ю                   | AF6         | N3          | V6          |
| gpio_141    | General-purpose IO 141 | Ю                   | AE6         | P3          | V5          |
| gpio_142    | General-purpose IO 142 | Ю                   | AF5         | V3          | W4          |
| gpio_143    | General-purpose IO 143 | Ю                   | AE5         | W3          | V4          |
| gpio_144    | General-purpose IO 144 | Ю                   | AB26        | Y24         | NA          |
| gpio_145    | General-purpose IO 145 | Ю                   | AB25        | AA24        | NA          |
| gpio_146    | General-purpose IO 146 | Ю                   | AA25        | AD22        | NA          |
| gpio_147    | General-purpose IO 147 | Ю                   | AD25        | AD21        | NA          |
| gpio_148    | General-purpose IO 148 | IO                  | AA8         | L4          | W7          |
| gpio_149    | General-purpose IO 149 | 10                  | AA9         | R2          | W6          |
| 9P10_1-10   | General-purpose IO 150 | 10                  | W8          | W2          | AC2         |



# Table 2-24. General-Purpose IOs Signals Description<sup>(1)</sup> (continued)

|             |                        | -                   | •                         | •                         |                           |
|-------------|------------------------|---------------------|---------------------------|---------------------------|---------------------------|
| SIGNAL NAME | DESCRIPTION            | TYPE <sup>(2)</sup> | BALL BOTTOM<br>(CBB Pkg.) | BALL BOTTOM<br>(CBC Pkg.) | BALL BOTTOM<br>(CUS Pkg.) |
| gpio_151    | General-purpose IO 151 | Ю                   | Y8                        | H3                        | V7                        |
| gpio_152    | General-purpose IO 152 | Ю                   | AE1                       | V3                        | NA                        |
| gpio_153    | General-purpose IO 153 | Ю                   | AD1                       | U4                        | NA                        |
| gpio_154    | General-purpose IO 154 | Ю                   | AD2                       | R3                        | NA                        |
| gpio_155    | General-purpose IO 155 | Ю                   | AC1                       | Т3                        | NA                        |
| gpio_156    | General-purpose IO 156 | Ю                   | Y21                       | U19                       | W19                       |
| gpio_157    | General-purpose IO 157 | Ю                   | AA21                      | V17                       | AB20                      |
| gpio_158    | General-purpose IO 158 | Ю                   | V21                       | U17                       | W18                       |
| gpio_159    | General-purpose IO 159 | Ю                   | U21                       | T20                       | Y18                       |
| gpio_160    | General-purpose IO 160 | Ю                   | T21                       | T19                       | AA18                      |
| gpio_161    | General-purpose IO 161 | Ю                   | K26                       | P20                       | AA19                      |
| gpio_162    | General-purpose IO 162 | Ю                   | W21                       | T17                       | V18                       |
| gpio_163    | General-purpose IO 163 | Ю                   | H18                       | F23                       | A23                       |
| gpio_164    | General-purpose IO 164 | Ю                   | H19                       | F24                       | B23                       |
| gpio_165    | General-purpose IO 165 | Ю                   | H20                       | H24                       | B24                       |
| gpio_166    | General-purpose IO 166 | Ю                   | H21                       | G24                       | C23                       |
| gpio_167    | General-purpose IO 167 | IO                  | B23                       | A23                       | F18                       |
| gpio_168    | General-purpose IO 168 | Ю                   | AF15                      | C2                        | AC15                      |
| gpio_169    | General-purpose IO 169 | IO                  | U26                       | W20                       | U23                       |
| gpio_170    | General-purpose IO 170 | Ю                   | J25                       | J23                       | A24                       |
| gpio_171    | General-purpose IO 171 | Ю                   | AB3                       | P9                        | T5                        |
| gpio_172    | General-purpose IO 172 | Ю                   | AB4                       | P8                        | R4                        |
| gpio_173    | General-purpose IO 173 | Ю                   | AA4                       | P7                        | T4                        |
| gpio_174    | General-purpose IO 174 | Ю                   | AC2                       | R7                        | T6                        |
| gpio_175    | General-purpose IO 175 | Ю                   | AC3                       | R8                        | NA                        |
| gpio_176    | General-purpose IO 176 | Ю                   | AB1                       | R9                        | NA                        |
| gpio_177    | General-purpose IO 177 | Ю                   | AB2                       | Т8                        | R5                        |
| gpio_178    | General-purpose IO 178 | Ю                   | AA3                       | W7                        | N5                        |
| gpio_179    | General-purpose IO 179 | Ю                   | Y2                        | W8                        | N4                        |
| gpio_180    | General-purpose IO 180 | Ю                   | Y3                        | U8                        | N3                        |
| gpio_181    | General-purpose IO 181 | Ю                   | Y4                        | V8                        | M5                        |
| gpio_182    | General-purpose IO 182 | Ю                   | V3                        | V9                        | M4                        |
| gpio_183    | General-purpose IO 183 | Ю                   | AE15                      | C1                        | AC14                      |
| gpio_184    | General-purpose IO 184 | Ю                   | AF14                      | AB4                       | AC13                      |
| gpio_185    | General-purpose IO 185 | Ю                   | AG14                      | AC4                       | AC12                      |
| gpio_186    | General-purpose IO 186 | Ю                   | AE22                      | W11                       | AA6                       |
| gpio_188    | General-purpose IO 188 | Ю                   | U25                       | W17                       | W24                       |
| gpio_189    | General-purpose IO 189 | Ю                   | V28                       | Y18                       | V23                       |
| gpio_190    | General-purpose IO 190 | Ю                   | V27                       | Y19                       | W23                       |
| gpio_191    | General-purpose IO 191 | Ю                   | V26                       | Y17                       | T22                       |



# 2.5.8 Power Supplies

# Table 2-25. Power Supplies Signals Description<sup>(1)</sup>

| SIGNAL NAME   | DESCRIPTION                                                                                                | BALL BOTTOM<br>(CBB Pkg.)                                                                                                                                                                                                              | BALL TOP<br>(CBB Pkg.)                                           | BALL BOTTOM<br>(CBC Pkg.)                                                                                     | BALL TOP<br>(CBC Pkg.) | BALL BOTTOM<br>(CUS Pkg.)                                                                                                                |
|---------------|------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------|------------------------|------------------------------------------------------------------------------------------------------------------------------------------|
| vdd_mpu _iva  | ARM /IVA power<br>domain                                                                                   | Y9/W9/T9/R9/<br>M9/L9/J9/Y10/<br>U10/T10/R10/<br>N10/M10/L10/<br>J10/Y11/W11/<br>K11/J11/W12/<br>K13/Y14/K14/<br>J14/Y15/W15/<br>J15                                                                                                   | NA                                                               | H7/ N7/ U7/ V7/ N8/<br>G9/ L9/ M9/ W9/ Y9/<br>M10/ P10/ K11/ U11/<br>V11/ Y11/ G12/ D13/<br>U13               | NA                     | W13/ W12/ V13/<br>V12/ U13/ U12/ T8/<br>T7/ R8/ R7/ R6/ N8/<br>N7/ N6/ M12/ M8/<br>M7/ M6/ L12/ L11/<br>J10/ J9/ H10/ H9/<br>G10/ G9/F10 |
| vdd_core      | Core power domain                                                                                          | AC4 / J4 / H4 / D8 /<br>AE9 / D9 / D15 /<br>Y16 / AE18 / Y18 /<br>W18 / K18 / J18 /<br>AE19 / Y19 / U19 /<br>T19 / N19 / M19 /<br>J19 / Y20 / W20 /<br>V20 / U20 / P20 /<br>N20 / K20 / J20 /<br>D22 / D23 / AE24 /<br>M25 / L25 / E25 | NA                                                               | M7/ T7/ Y8/ G11/ Y12/<br>D15/ M17/ G18/ H20/<br>R20/ AC21                                                     | NA                     | T20/ T19/ T18/ T17/<br>R19/ R18/ R17/<br>M15/ M14/ L15/<br>L14/ K19/ K18/ K17/<br>J18/ J17/ H13/ F12/<br>G13/ G12/ F13/ F12              |
| cap_vdd_wkup  | Wakeup/EMU/memor y domains, connect capacitor                                                              | AA15                                                                                                                                                                                                                                   | NA                                                               | K14                                                                                                           | NA                     | Y12                                                                                                                                      |
| cap_vdd_d     | Decoupling capacitor                                                                                       | AH20                                                                                                                                                                                                                                   | NA                                                               | AE19                                                                                                          | NA                     | NA                                                                                                                                       |
| vdds_dpll_dll | DLL IO power<br>domain (1.8 V):<br>internal connection to<br>PLL_VDDS, power<br>supply for 3PLL (1.8<br>V) | K15                                                                                                                                                                                                                                    | NA                                                               | K13                                                                                                           | NA                     | G18                                                                                                                                      |
| vdda_dac      | Video DAC power plane                                                                                      | V25                                                                                                                                                                                                                                    | NA                                                               | V25                                                                                                           | NA                     | AB13                                                                                                                                     |
| vssa_dac      | Video DAC ground plane                                                                                     | Y26                                                                                                                                                                                                                                    | NA                                                               | V24                                                                                                           | NA                     | AB15                                                                                                                                     |
| vdds          | IO power plane                                                                                             | AD3 / AD4 / W4 /<br>AF8 / AE8 / AF16 /<br>AE16 / AF23 /<br>AE23 / F25 / F26 /<br>AG27/ AE27/ AG20/<br>H28/ AG21                                                                                                                        | NA                                                               | G4/ M4/ T4/ Y4/ L7/<br>AC7/ D9/ AE10/ C11/<br>J15/ AC15/ A18/ J18/<br>AC18/ AD20/ E24/<br>L24/ T24/ W24/ AC24 | NA                     | Y9 / W10 / W9 /<br>V10 / V9 / U10 /<br>N19 / N18 / N17 /<br>M19 / M18 / M17                                                              |
| vdds_mem      | Memory IO power plane                                                                                      | U1 / J1 / F1 / J2 /<br>F2 / R4 / B5 / A5 /<br>AH6 / B8 / A8 / B12<br>/ A12 / D16 / C16 /<br>B18 / A18 / B22 /<br>A22 / G28 / C28                                                                                                       | AC5 / P1 / H1 / F23<br>/ E1 / C23 / A4 / A7<br>/ A10 / A15 / A18 |                                                                                                               |                        | K8 / K7 / K6 / J8 /<br>J7 / J6 / H15 / G16<br>/ G15 / F16 / F15 /<br>E16                                                                 |
| vdds_dpll_per | Peripheral DPLLs power rail                                                                                | AA16                                                                                                                                                                                                                                   | NA                                                               | U14                                                                                                           | NA                     | U17                                                                                                                                      |
| vdds_wkup_bg  | For wakeup LDO and<br>VDDA (2 LDOs<br>SRAM and BG)                                                         | AA14                                                                                                                                                                                                                                   | NA                                                               | W14                                                                                                           | NA                     | AA13                                                                                                                                     |



# Table 2-25. Power Supplies Signals Description<sup>(1)</sup> (continued)

| SIGNAL NAME               | DESCRIPTION                                         | BALL BOTTOM<br>(CBB Pkg.)                                                                                                                                                                                                                                                                                                                                                                                                        | BALL TOP<br>(CBB Pkg.)                                                                      | BALL BOTTOM<br>(CBC Pkg.)                                                                                                                                                                                                                             | BALL TOP<br>(CBC Pkg.)                                                              | BALL BOTTOM<br>(CUS Pkg.)                                                                                                                                                                                                                                                                                                            |
|---------------------------|-----------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| vss                       | Ground                                              | AG2 / U2 / B2 / AG3 / W3 / P3 / J3 / E3 / A3 / P4 / E4 / AG6 / D7 / C7 / V9 / U9 / P9 / N9 / K9 / W10 / V10 / P10 / K10 / D10 / C10 / AF12 / AE12 / Y12 / K12 / J12 / Y13 / W13 / J13 / D13 / C13 / W14 / K16 / J16 / Y17 / W17 / K17 / J17 / W19 / V19 / R19 / P19 / L19 / K19 / D19 / C19 / AF20 / AE20 / T20 / R20 / M20 / L20 / D21 / C22 / AC25 / Y25 / W25 / AC26 / R26 / L26 / A26 / G27 / B27 / AA26 / M28 / AG16 / AH21 | H2 / B18 / AC20 /<br>AB5 / AB14 / AB20<br>/ P2 / F22 / E2 /<br>C22 / B4 / B7 / B10<br>/ B15 | G1/ K1/ R1/ W1/ B2/<br>H4/ N4/ R4/ W4/ AB5/<br>A6/ D7/ Y7/AE7/ A8/<br>G8/ D10/ G10/ L10/<br>N10/ Y10/ AC10/ C12/<br>D12/A13/ D14/ AD14/<br>K15/ Y16/ L17/ N17/<br>R17/ D18/ D20/G20/<br>E22/ AB22/ G23/ L23/<br>T23/ W23/ AF23/ B25/<br>K25/U25/ AD25 | C1/ F1/ H2/ M2/ R2/<br>Y6/AA7/ Y11/ AA16/<br>W20/P20/ L21/ H20/<br>F20/ B14/A13/ A7 | W15/ V16/ V15/<br>U16/ U15/ U14/<br>U11/ U9/T16/ T15/<br>T14/ T13/ T12/ T11/<br>T10/ T9/ R15/ R14/<br>R11/ R10/ P17/<br>P15/ P14/ P13/P12/<br>P11/ P10/ P8/ N16/<br>N15/ N14/ N13/<br>N12/ N11/ N10/ N9/<br>M16/ M13/ M11/<br>M10/ M9/ L17/ L13/<br>L10/ L8/ K15/ K14/<br>K11/ K10/ J16/ J15/<br>J14/ J13/ J12/<br>J11/H16/ H14/ H11 |
| vdds_sram                 | SRAM LDOs                                           | W16                                                                                                                                                                                                                                                                                                                                                                                                                              | NA                                                                                          | U12                                                                                                                                                                                                                                                   | NA                                                                                  | AA12                                                                                                                                                                                                                                                                                                                                 |
| vdds_mmc1                 | MMC IO power<br>domain for CMD,<br>CLK, and DAT(03) | K25                                                                                                                                                                                                                                                                                                                                                                                                                              | NA                                                                                          | N23                                                                                                                                                                                                                                                   | NA                                                                                  | N24                                                                                                                                                                                                                                                                                                                                  |
| vdds_mmc1a                | Power supply for MMC DAT [47]                       | P25                                                                                                                                                                                                                                                                                                                                                                                                                              | NA                                                                                          | P23                                                                                                                                                                                                                                                   | NA                                                                                  | H8                                                                                                                                                                                                                                                                                                                                   |
| cap_vdd_sram_m<br>pu _iva | SRAM LDO<br>capacitance for<br>VDDRAM1              | V4                                                                                                                                                                                                                                                                                                                                                                                                                               | NA                                                                                          | N9                                                                                                                                                                                                                                                    | NA                                                                                  | U8                                                                                                                                                                                                                                                                                                                                   |
| cap_vdd_sram_co<br>re     | SRAM LDO<br>capacitance for<br>VDDRAM2              | L21                                                                                                                                                                                                                                                                                                                                                                                                                              | NA                                                                                          | K20                                                                                                                                                                                                                                                   | NA                                                                                  | H17                                                                                                                                                                                                                                                                                                                                  |



#### 2.5.9 System and Miscellaneous Terminals

Table 2-26. System and Miscellaneous Signals Description

| SIGNAL NAME              | DESCRIPTION                                                                                         | TYPE <sup>(1</sup> | BALL<br>BOTTOM<br>(CBB Pkg.) | BALL TOP<br>(CBB Pkg.) | BALL<br>BOTTOM<br>(CBC Pkg.) | BALL TOP<br>(CBC Pkg.) | BALL<br>BOTTOM<br>(CUS Pkg.) |
|--------------------------|-----------------------------------------------------------------------------------------------------|--------------------|------------------------------|------------------------|------------------------------|------------------------|------------------------------|
| sys_32k                  | 32-kHz clock input                                                                                  | - 1                | AE25                         | NA                     | AE20                         | NA                     | AA16                         |
| sys_xtalin               | Main input clock. Oscillator input or LVCMOS at 19.2, 13, or 12 MHz.                                | _                  | AE17                         | NA                     | AF19                         | NA                     | AD15                         |
| sys_xtalout              | Output of oscillator                                                                                | 0                  | AF17                         | NA                     | AF20                         | NA                     | AD14                         |
| sys_altclk               | Alternate clock source selectable for GPTIMERs (maximum 54 MHz), USB (48 MHz), or NTSC/PAL (54 MHz) | -                  | J25                          | NA                     | J23                          | NA                     | A24                          |
| sys_clkreq               | Request from OMAP3530/25 device for system clock (open source type)                                 | O                  | AF25                         | NA                     | W15                          | NA                     | Y13                          |
| sys_clkout1              | Configurable output clock1                                                                          | 0                  | AG25                         | NA                     | AE14                         | NA                     | Y7                           |
| sys_clkout2              | Configurable output clock2                                                                          | 0                  | AE22                         | NA                     | W11                          | NA                     | AA6                          |
| sys_boot0                | Boot configuration mode bit 0                                                                       | 1                  | AH26                         | NA                     | F3                           | NA                     | AB12                         |
| sys_boot1                | Boot configuration mode bit 1                                                                       | 1                  | AG26                         | NA                     | D3                           | NA                     | AC16                         |
| sys_boot2                | Boot configuration mode bit 2                                                                       | 1                  | AE14                         | NA                     | С3                           | NA                     | AD17                         |
| sys_boot3                | Boot configuration mode bit 3                                                                       | 1                  | AF18                         | NA                     | E3                           | NA                     | AD18                         |
| sys_boot4                | Boot configuration mode bit 4                                                                       | I                  | AF19                         | NA                     | E4                           | NA                     | AC17                         |
| sys_boot5                | Boot configuration mode bit 5                                                                       | 1                  | AE21                         | NA                     | G3                           | NA                     | AB16                         |
| sys_boot6                | Boot configuration mode bit 6                                                                       | 1                  | AF21                         | NA                     | D4                           | NA                     | AA15                         |
| sys_nrespwron            | Power On Reset                                                                                      | 1                  | AH25                         | NA                     | V13                          | NA                     | AA10                         |
| sys_nreswarm             | Warm Boot Reset (open drain output)                                                                 | IOD                | AF24                         | NA                     | AD7                          | NA                     | Y10                          |
| sys_nirq                 | External FIQ input                                                                                  | 1                  | AF26                         | NA                     | V16                          | NA                     | W16                          |
| sys_nvmode1              | Indicates the voltage mode                                                                          | 0                  | AD26                         | NA                     | AD15                         | NA                     | Y16                          |
| sys_nvmode2              | Indicates the voltage mode                                                                          | 0                  | AE26                         | NA                     | W16                          | NA                     | Y15                          |
| sys_off_mode             | Indicates the voltage mode                                                                          | 0                  | AF22                         | NA                     | V12                          | NA                     | AD23                         |
| sys_ndmareq0             | External DMA request 0 (system expansion).<br>Level (active low) or edge (falling) selectable.      | _                  | U8                           | NA                     | В6                           | NA                     | D2                           |
| sys_ndmareq1             | External DMA request 1 (system expansion). Level (active low) or edge (falling) selectable.         | _                  | T8 / J8                      | NA                     | B4 / C6                      | NA                     | F4 / C2                      |
| sys_ndmareq2             | External DMA request 2 (system expansion).<br>Level (active low) or edge (falling) selectable.      | Ι                  | L3 / R8                      | NA                     | D1 / C4                      | NA                     | H2 / G5                      |
| sys_ndmareq3             | External DMA request 3 (system expansion).<br>Level (active low) or edge (falling) selectable.      | _                  | K3 / P8                      | NA                     | D2 / B5                      | NA                     | G2 / F3                      |
| sys_secure_<br>indicator | MSECURE transactions indicator                                                                      | 0                  | AG9                          | NA                     | V2                           | NA                     | AD5                          |
| sys_drm_<br>msecure      | MSECURE output                                                                                      | 0                  | AF9                          | NA                     | AA4                          | NA                     | AC4                          |

<sup>(1)</sup> Type = Ball type for this specific function (I = Input, O = Output, Z = high-impedance, D = Open Drain, DS = Differential, A = Analog)

#### 2.5.10 Feed-Through Balls (CBC and CBB Packages)

Feed-through pins represent a wire. That is, they do not connect to the silicon die, but rather just connect from the bottom ball to the top ball. The purpose of these balls is to allow for different PoP packages. Table 2-27 and Table 2-28 list the feed-through balls on the OMAP35x CBC and CBB packages, respectively.

Table 2-27. CBC Package Feed-Through Balls

| JEDEC 14x14mm, 0.65mm, 152ball | JEDEC DESCRIPTION (1) | BALL TOP | BALL BOTTOM | FEED-THROUGH BALL<br>NAME |
|--------------------------------|-----------------------|----------|-------------|---------------------------|
| NC                             | No Connect            | A1       | A1          | pop_a1_a1                 |
| d-vdd                          | DDR Supply            | J1       | L1          | pop_j1_l1                 |
| NC                             | No Connect            | AA1      | AF1         | pop_aa1_af1               |

(1) For more details on the feedthrough pin connections, please refer to the PoP memory datasheet.



## Table 2-27. CBC Package Feed-Through Balls (continued)

|              |                                              |      |      | ,             |
|--------------|----------------------------------------------|------|------|---------------|
| f-vdd        | Flash Supply                                 | N2   | T2   | pop_n2_t2     |
| f-vdd        | Flash Supply                                 | T2   | Y2   | pop_t2_y2     |
| NC           | No Connect                                   | W2   | AE2  | pop_w2_ae2    |
| NC           | No Connect                                   | Y2   | AF4  | pop_y2_af4    |
| f-vdd        | Flash Supply                                 | AA6  | AF5  | pop_aa6_af5   |
| f-vdd        | Flash Supply                                 | Y7   | AF8  | pop_y7_af8    |
| NC, Int      | No Connect; Interrupt when using OneNAND POP | Y9   | AF10 | pop_y9_af10   |
| f-nbe0, cle0 | No Connect/CLE                               | AA10 | AF12 | pop_aa10_af12 |
| d-vdd        | DDR Supply/ POP FLASH vpp supply             | AA11 | AF13 | pop_aa11_af13 |
| d-tq         | No Connect/ DDR die temperature sensor       | AA12 | AF14 | pop_aa12_af14 |
| vss          | Shared Ground                                | AA13 | AF15 | pop_aa13_af15 |
| d-vdd        | DDR Supply                                   | Y14  | AF17 | pop_y14_af17  |
| d-vddq       | DDR Supply                                   | AA14 | AF16 | pop_aa14_af16 |
| d-vdd        | DDR Supply                                   | B16  | A20  | pop_b16_a20   |
| vss          | Shared Ground                                | Y17  | AF21 | pop_y17_af21  |
| d-vdd        | DDR Supply                                   | AA17 | AF18 | pop_aa17_af18 |
| vss          | Shared Ground                                | Y19  | AF24 | pop_y19_af24  |
| d-vddq       | DDR Supply                                   | AA19 | AF22 | pop_aa19_af22 |
| NC           | No Connect                                   | A20  | A25  | pop_a20_a25   |
| NC           | No Connect                                   | Y20  | AE25 | pop_y20_ae25  |
| NC           | No Connect                                   | AA20 | AF25 | pop_aa20_af25 |
| NC           | No Connect                                   | A21  | A26  | pop_a21_a26   |
| NC           | No Connect                                   | B21  | B26  | pop_b21_b26   |
| d-vdd        | DDR Supply                                   | H21  | K26  | pop_h21_k26   |
| d-vdd        | DDR Supply                                   | P21  | U26  | pop_p21_u26   |
| NC           | No Connect                                   | Y21  | AE26 | pop_y21_ae26  |
| NC           | No Connect                                   | AA21 | AF26 | pop_aa21_af26 |

# Table 2-28. CBB Package Feed-Through Balls

| JEDEC 12x12, 0.5mm,<br>168ball | JEDEC DESCRIPTION (1)            | BALL TOP | BALL BOTTOM | FEED-THROUGH BALL NAME |
|--------------------------------|----------------------------------|----------|-------------|------------------------|
| d-vdd                          | DDR Supply                       | A12      | A15         | pop_a12_a15            |
| d-vdd                          | DDR Supply                       | AA23     | AE28        | pop_aa23_ae28          |
| d-vdd                          | DDR Supply                       | H23      | AF28        | pop_h23_af28           |
| d-vdd                          | DDR Supply                       | K1       | J28         | pop_k1_j28             |
| d-vdd                          | DDR Supply                       | Y23      | M1          | pop_y23_m1             |
| f-vdd                          | Flash Supply                     | AA1      | AA1         | pop_aa1_aa1            |
| f-vdd                          | Flash Supply                     | AC8      | AF1         | pop_ac8_af1            |
| f-vdd                          | Flash Supply                     | AC13     | AH10        | pop_ac13_ah10          |
| f-vdd                          | Flash Supply                     | L1       | AH15        | pop_l1_ah15            |
| f-vdd                          | Flash Supply                     | U1       | N1          | pop_u1_n1              |
| f-vpp                          | Flash vpp supply                 | AC11     | AH13        | pop_ac11_ah13          |
| NC, int0                       | No Connect/PoP OneNAND interrupt | AB9      | AG11        | pop_ab9_ag11           |
| NC, int1                       | No Connect/PoP OneNAND interrupt | AC9      | AH11        | pop_ac9_ah11           |
| NC                             | No Connect                       | A1       | A1          | pop_a1_a1              |
| NC                             | No Connect                       | A2       | A2          | pop_a2_a2              |
| NC                             | No Connect                       | A22      | A27         | pop_a22_a27            |
| NC                             | No Connect                       | A23      | A28         | pop_a23_a28            |

(1) For more details on the feedthrough pin connections, please refer to the PoP memory datasheet.



# Table 2-28. CBB Package Feed-Through Balls (continued)

|             |                       |      | <u> </u> |               |
|-------------|-----------------------|------|----------|---------------|
| NC          | No Connect            | AB1  | AG1      | pop_ab1_ag1   |
| NC          | No Connect            | AB2  | NA       | NA            |
| NC          | No Connect            | AB22 | NA       | NA            |
| NC          | No Connect            | AB23 | AG28     | pop_ab23_ag28 |
| NC          | No Connect            | AC1  | AH1      | pop_ac1_ah1   |
| NC          | No Connect            | AC2  | AH2      | pop_ac2_ah2   |
| NC          | No Connect            | AC22 | AH27     | pop_ac22_ah27 |
| NC          | No Connect            | AC23 | AH28     | pop_ac23_ah28 |
| NC          | No Connect            | B1   | B1       | pop_b1_b1     |
| NC          | No Connect            | B2   | NA       | NA            |
| NC          | No Connect            | B22  | NA       | NA            |
| NC          | No Connect            | B23  | B28      | pop_b23_b28   |
| f-rst#, rp# | Flash reset           | AB11 | AG13     | pop_ab11_ag13 |
| d-tq        | DDR temperature alert | AC14 | AH16     | pop_ac14_ah16 |
| VSS         | Shared Ground         | AA2  | AA2      | pop_aa2_aa2   |
| vss         | Shared Ground         | U2   | AF2      | pop_u2_af2    |
| VSS         | Shared Ground         | AA22 | AF27     | pop_aa22_af27 |
| VSS         | Shared Ground         | AB8  | AG10     | pop_ab8_ag10  |
| VSS         | Shared Ground         | AB13 | AG15     | pop_ab13_ag15 |
| VSS         | Shared Ground         | B12  | B15      | pop_b12_b15   |
| vss         | Shared Ground         | H22  | J27      | pop_h22_j27   |
| VSS         | Shared Ground         | K2   | M2       | pop_k2_m2     |
| VSS         | Shared Ground         | K22  | M26      | pop_k22_m26   |
| vss         | Shared Ground         | L2   | N2       | pop_l2_n2     |
|             |                       |      |          |               |



#### 3 ELECTRICAL CHARACTERISTICS

#### 3.1 Power Domains

The OMAP3530/25 device integrates enhanced features that dynamically adapt energy consumption according to application needs and performance requirements.

The OMAP3530/25 device includes an enhanced power-management scheme based on:

- Nine independent functional voltage domains on chip partitioning
- Multiple voltage domains
- · Voltage scaling support
- Enhanced memory retention support
- · Optimized device off mode
- · Centralized management of power, reset, and clock

The external power supplies of OMAP3530/25 are:

- vdd\_mpu \_iva for the ARM and IVA2.2 processors
- vdd core for macros
- · vdds for IO macros
- vdds\_mem for memory macros
- vdds\_sram for SRAM LDOs
- vdds\_dpll\_dll for DLL IO
- vdds\_dpll\_per for peripheral DPLLs
- vdds\_wkup\_bg for wakeup LDO and VDDA (2 LDOs: SRAM and BandGap)
- vdda\_dac for video DAC
- vdds mmc1 and vdds mmc1a for MMC IO
- The supply voltages are detailed in Table 3-3.

Figure 3-1 illustrates the power domains:





Figure 3-1. OMAP3530/25 Power Domains

This power domain segmentation switches off (or places in retention state) domains that are unused while keeping others active. This implementation is based on internal switches that independently control each power domain.

A power domain regular logic is attached to one of the device  $V_{DD}$  supplies through a primary domain switch. When the primary switch is open, most of the logic supply is off, resulting in a low-leakage state of the domain. Embedded switches are implemented for all power domains except the wake-up domain. This allows the domain to be powered off, if not being used, to give maximum power savings. For more information, see the PRCM chapter of the OMAP35x Technical Reference Manual (TRM) [literature number SPRUFA5].

All domain output signals at the interface between power domains are connected through isolation latch cells. These cells ensure a proper electrical isolation between the domains and an appropriate interface state at the domain boundaries.



#### 3.2 Absolute Maximum Ratings

The following table specifies the absolute maximum ratings over the operating junction temperature range of OMAP commercial and extended temperature devices. Stresses beyond those listed under absolute maximum ratings may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under recommended operating conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

#### Notes:

- Logic functions and parameter values are not assured out of the range specified in the recommended operating conditions.
- The OMAP3530/25 device adheres to EIA/JESD22-A114, Electrostatic Discharge (ESD) Sensitivity Testing Human Body Model (HBM). Minimum pass level for HBM is ±1 kV.

Table 3-1. Absolute Maximum Ratings Over Operating Junction Temperature Range

|                                |                                                                          | PARAMETER                                      |                                                              | MIN                  | MAX                 | UNIT |
|--------------------------------|--------------------------------------------------------------------------|------------------------------------------------|--------------------------------------------------------------|----------------------|---------------------|------|
| vdd_mpu _iva<br>vdd_core       | Supply voltage                                                           | range for core macros                          |                                                              | -0.5                 | 1.6                 | V    |
| vdds<br>vdds_mem               | Second supply                                                            | voltage range for 1.8-V I/O                    | macros                                                       | -0.5                 | 2.25                | V    |
| vdds_mmc1                      |                                                                          | range for MMC1 CMD,                            | 1.8-V mode                                                   | -0.5                 | 2.45                | V    |
|                                | CLK and DAT[3<br>I/Os                                                    | 3:0] and for memory stick                      | 3.0-V mode                                                   | -0.5                 | 3.50                |      |
| vdds_                          |                                                                          | voltage range for MMC1                         | 1.8-V mode                                                   | -0.5                 | 2.45                | V    |
| vdds_mmc1a                     | DAT[7:4]                                                                 |                                                | 3.0-V mode                                                   | -0.5                 | 3.50                |      |
| vdds_dpll_dll<br>vdds_dpll_per | Supply voltage<br>Supply voltage                                         |                                                |                                                              |                      | 2.10                | V    |
| vdds_sram<br>vdds_wkup_bg      |                                                                          | for SRAM LDOs<br>for wakeup LDO and VDDA       | (2 LDOs SRAM and BG)                                         | -0.5                 | 2.25                | V    |
|                                | Voltage range                                                            | MMC1, MS (Balls N28,                           | Supply voltage range for 1.8-V IOs                           | -0.54 <sup>(1)</sup> | 2.34 <sup>(1)</sup> |      |
|                                | at PAD M27, N27, N26, N25,<br>P28)<br>MMC1 (Balls P27, P26,<br>R27, R25) | Supply voltage range for 3.0-V IOs             | -0.45 <sup>(2)</sup>                                         | 3.45 <sup>(2)</sup>  |                     |      |
|                                |                                                                          | I2C1, I2C2, I2C3, I2C4 (B<br>AG14, AD26, AE26) | alls K21, J21, AF15, AE15, AF14,                             | -0.63 <sup>(1)</sup> | 2.73 <sup>(1)</sup> |      |
|                                |                                                                          | Crystal (xtalin/xtalout) (Ba                   | lls AE17, AF17)                                              | -0.5                 | 2.71                |      |
|                                |                                                                          | Other balls                                    |                                                              | -0.5                 | $vddsx^{(3)} + 0.5$ |      |
| vdda_dac                       | Supply voltage                                                           | range for analog macros                        |                                                              | -0.5                 | 2.43                | V    |
| V <sub>ESD</sub>               | ESD stress<br>voltage <sup>(4)</sup>                                     | HBM (human body model) <sup>(5)</sup>          | vdds_ MMC1a ,<br>mmc1_dat[7-4] (CBB pkg only) <sup>(6)</sup> |                      | 500                 | V    |
|                                |                                                                          |                                                | Other pins                                                   |                      | 1000                |      |
|                                |                                                                          | CDM (charged device                            | MMC1 signals (CBB pkg only) (6)                              |                      | 300                 |      |
|                                |                                                                          | model) <sup>(7)</sup>                          | Other pins                                                   |                      | 500                 |      |
| I <sub>IOI</sub>               | Current-pulse in                                                         | njection on each I/O pin (8)                   |                                                              |                      | 200                 | mA   |
| I <sub>clamp</sub>             | Clamp current                                                            | for an input or output                         |                                                              | -20                  | 20                  | mA   |
| T <sub>stg</sub>               | Storage temper                                                           | rature range <sup>(9)</sup>                    |                                                              | -65                  | 150                 | °C   |

<sup>(1)</sup> For a maximum time of 30% time period.

<sup>(2)</sup> For a maximum time of 15% time period.

<sup>(3)</sup> Depending on ball, vddsx can be vdds\_mem or vdds.

<sup>(4)</sup> Electrostatic discharge (ESD) to measure device sensitivity/immunity to damage caused by electrostatic discharges into the device.

<sup>(5)</sup> JEDEC JESD22-A114F

<sup>(6)</sup> Corresponding signals: mmc1\_dat0, mmc1\_dat1, mmc1\_dat2, mmc1\_dat3, mmc1\_dat4, mmc1\_dat5, mmc1\_dat6, mmc1\_dat7, mmc1\_clk, mmc1\_cmd and vdds\_mmc1 (CBB pkg only).

<sup>(7)</sup> JEDEC JESD22-C101D

<sup>(8)</sup> Each device is tested with I/O pin injection of 200 mA with a stress voltage of 1.5 times maximum vdd at room temperature.

<sup>9)</sup> These temperatures extreme do not simulate actual operating conditions but exaggerate any faults that might exist.



This section includes the maximum power consumption for each power domain (core, IVA2, etc.). Table 3-2 summarizes the power consumption at the ball level.

Table 3-2. Estimated Maximum Power Consumption At Ball Level

|               |                           | PARAMETER                                           | MAX         | MAX          | UNIT |
|---------------|---------------------------|-----------------------------------------------------|-------------|--------------|------|
| Signal        | Description               |                                                     | ( T = 90°C) | ( T = 105°C) |      |
| vdd_mpu_iva   | Processors <sup>(1)</sup> | OMAP3530/25 (SmartReflex™ Enabled - OPP5)           | 994         | 1051         | mA   |
|               |                           | OMAP3530/25 (SmartReflex™ Disabled - OPP5)          | 1236        | 1317         | mA   |
|               |                           | OMAP3530 (SmartReflex™ Enabled - OPP6)              | 1177        | 1233         | mA   |
|               |                           | OMAP3530 (SmartReflex™ Disabled - OPP6)             | 1457        | 1538         | mA   |
| vdd_core      | Core <sup>(1)</sup>       | OMAP3530 (SmartReflex™ Enabled - OPP5/6)            | 439         | 489          | mA   |
|               |                           | OMAP3530 (SmartReflex™ Disabled - OPP5/6)           | 539         | 609          | mA   |
|               |                           | OMAP3525 (SmartReflex™ Enabled - OPP5)              | 353         | 403          | mA   |
|               |                           | OMAP3525 (SmartReflex <sup>™</sup> Disabled - OPP5) | 438         | 507          | mA   |
| vdda_dac      | Video DAC                 |                                                     | 65          | 65           | mA   |
| vdss_dpll_dll | DLL + DPLL MPU, DS        | SP, and core                                        | 25          | 25           | mA   |
| vdds_dpll_per | DPLL peripheral 1 and     | d peripheral 2                                      | 15          | 15           | mA   |
| vdds_sram     | Processors and core       | LDO (LDO1 and LDO2)                                 | 41          | 41           | mA   |
| vdds_wkup_bg  | Bandgap, wakeup + L       | DO, EMU off                                         | 6           | 6            | mA   |
| vdds_mem      | Standard I/Os (SDRC       | +GPMC)                                              | 37          | 37           | mA   |
| vdds          | Standard I/Os (all exc    | luding SDRC and GPMC)                               | 63          | 63           | mA   |
| vdds_mmc1     | MMC I/O <sup>(2)</sup>    |                                                     | 20          | 20           | mA   |
| vdds_mmc1a    | Power supply for MM       | C IO [DAT4 – DAT7]                                  | 2           | 2            | mA   |
| vpp           | eFuse                     |                                                     | 50          | 50           | mA   |

OPP6 is only supported on high-speed grade OMAP3530 devices. MMC card and I/O card are not included.

www.ti.com

#### 3.3 Recommended Operating Conditions

All OMAP3530/25 modules are used under the operating conditions contained in Table 3-3. The information in the notes below is provided solely for convenience and does not extend or modify the warranty provided under TI's standard terms and conditions for TI semiconductor products.

#### Note (POH Limitations):

To avoid significant device degradation for commercial temperature OMAP3530/OMAP3525 devices (0°C  $\leq T_i \leq 90$ °C), the device power-on hours (POH) must be limited to one of the following:

- 100K total POH when operating across all OPPs and keeping the time spent at OPP5-OPP6 to less than 23K POH.
- 50K total POH when operating at OPP5 OPP6.
- 44K total POH with no restrictions to the proportion of these POH at operating points OPP1 OPP6.

To avoid significant device degradation for extended temperature OMAP3530A/OMAP3525A devices (- $40^{\circ}$ C  $\leq$  T<sub>i</sub>  $\leq$  105°C), the following restrictions apply:

- OPP5 and OPP6 are not supported.\*
- The total device POH must be limited to less than 50K.\*

\*If an extended temperature device is operated such that  $T_j$  never exceeds 90C (-40°C  $\leq T_j \leq$  90°C) then the OPP POH limits for commercial devices indicated above apply.

**Note**: Logic functions and parameter values are not guaranteed out of the range specified in the recommended operating conditions. The above notations cannot be deemed a warranty or deemed to extend or modify the warranty under TI's standard terms and conditions for TI semiconductor products.

**Table 3-3. Recommended Operating Conditions** 

| PARAMETER                                  | DESCRIPTION                                     |                                          | MIN                                               | NOM   | MAX                                               | UNIT |
|--------------------------------------------|-------------------------------------------------|------------------------------------------|---------------------------------------------------|-------|---------------------------------------------------|------|
| V <sub>DD1</sub> (vdd_mpu<br>_iva),        | OMAP processor logic supply                     | OPP6: Overdrive <sup>(1)</sup>           | V <sub>DD1NOM</sub> - (0.05*V <sub>DD1NOM</sub> ) | 1.35  | V <sub>DD1NOM</sub> + (0.05*V <sub>DD1NOM</sub> ) | V    |
| SmartReflex<br>Disabled                    |                                                 | OPP5: Overdrive                          | V <sub>DD1NOM</sub> - (0.05*V <sub>DD1NOM</sub> ) | 1.35  | V <sub>DD1NOM</sub> + (0.05*V <sub>DD1NOM</sub> ) | V    |
|                                            |                                                 | OPP4: Mid-Overdrive                      | V <sub>DD1NOM</sub> - (0.05*V <sub>DD1NOM</sub> ) | 1.27  | V <sub>DD1NOM</sub> + (0.05*V <sub>DD1NOM</sub> ) | V    |
|                                            |                                                 | OPP3: Nominal                            | V <sub>DD1NOM</sub> - (0.05*V <sub>DD1NOM</sub> ) | 1.20  | V <sub>DD1NOM</sub> + (0.05*V <sub>DD1NOM</sub> ) | V    |
|                                            |                                                 | OPP2: Low-Power                          | V <sub>DD1NOM</sub> - (0.05*V <sub>DD1NOM</sub> ) | 1.06  | V <sub>DD1NOM</sub> + (0.05*V <sub>DD1NOM</sub> ) | V    |
|                                            |                                                 | OPP1: Ultra Low-<br>Power <sup>(2)</sup> | V <sub>DD1NOM</sub> - (0.05*V <sub>DD1NOM</sub> ) | 0.985 | V <sub>DD1NOM</sub> + (0.05*V <sub>DD1NOM</sub> ) | V    |
| V <sub>DD2</sub> (vdd_core)<br>SmartReflex | OMAP core logic supply <sup>(3)</sup>           | OPP3: Nominal                            | V <sub>DD2NOM</sub> - (0.05*V <sub>DD2NOM</sub> ) | 1.15  | V <sub>DD2NOM</sub> + (0.05*V <sub>DD2NOM</sub> ) | V    |
| Disabled                                   |                                                 | OPP2: Low-Power                          | V <sub>DD2NOM</sub> - (0.05*V <sub>DD2NOM</sub> ) | 1.06  | V <sub>DD2NOM</sub> + (0.05*V <sub>DD2NOM</sub> ) | V    |
|                                            |                                                 | OPP1: Ultra Low-<br>Power <sup>(2)</sup> | V <sub>DD2NOM</sub> - (0.05*V <sub>DD2NOM</sub> ) | 0.985 | V <sub>DD2NOM</sub> + (0.05*V <sub>DD2NOM</sub> ) | V    |
| vdds                                       | Supply voltage for I/O macros                   |                                          | 1.71                                              | 1.8   | 1.91                                              | V    |
|                                            | Noise (peak-peak)                               |                                          |                                                   |       | 90                                                | mVpp |
| vdds_mem                                   | Supply voltage for memory I/O mad               | ros                                      | 1.71                                              | 1.8   | 1.89                                              | V    |
|                                            | Noise (peak-peak)                               |                                          |                                                   |       | 90                                                | mVpp |
| vdds_mmc1                                  | Supply voltage range for MMC1                   | 1.8-V mode                               | 1.71                                              | 1.8   | 1.89                                              | V    |
|                                            | CMD, CLK and DAT[3:0] and for memory stick I/Os | 3.0-V mode                               | 2.7                                               | 3.0   | 3.3                                               | V    |

<sup>(1)</sup> OPP6 is only supported on high-speed grade OMAP3530/25 devices.

<sup>2)</sup> Cannot boot in OPP1. If OPP1 is desired, boot in higher OPP then switch to OPP1.

<sup>(3)</sup> Core logic includes interconnect, graphics processor, and peripherals.



## **Table 3-3. Recommended Operating Conditions (continued)**

| PARAMETER          | DESCRIPTION                                   |                                                                                               | MIN  | NOM  | MAX  | UNIT |
|--------------------|-----------------------------------------------|-----------------------------------------------------------------------------------------------|------|------|------|------|
| vdds_mmc1a         | Second supply voltage range for               | 1.8-V mode                                                                                    | 1.71 | 1.8  | 1.89 | V    |
|                    | MMC1 DAT[7:4]                                 | 3.0-V mode                                                                                    | 2.7  | 3.0  | 3.3  |      |
| vdds_wkup_bg       | Wakeup LDO                                    |                                                                                               | 1.71 | 1.8  | 1.89 | V    |
|                    | Noise (peak-peak)                             |                                                                                               |      |      | 50   | mVpp |
| vdda_dac           | Analog supply voltage for video DA            | C                                                                                             | 1.71 | 1.8  | 1.89 | V    |
|                    | Noise (peak-peak)                             | For a frequency of 0 to<br>100 kHz<br>(For a frequency < 100<br>kHz, decreases 20dB /<br>sec) |      |      | 30   | mVpp |
| vdds_sram          | SRAM LDOs                                     | 1.71                                                                                          | 1.8  | 1.89 | V    |      |
|                    | Noise (peak-peak)                             |                                                                                               |      | 50   | mVpp |      |
| vdds_dpll_per      | Peripherals DPLLs power supply                |                                                                                               | 1.71 | 1.8  | 1.89 | ٧    |
|                    | Noise (peak-peak)                             |                                                                                               |      |      | 36   | mVpp |
| vdds_dpll_dll      | Supply voltage for DPLLs I/Os                 |                                                                                               | 1.71 | 1.8  | 1.89 | V    |
|                    | Noise (peak-peak)                             |                                                                                               |      |      | 30   | mVpp |
| vpp <sup>(4)</sup> | eFuse programming                             |                                                                                               |      |      |      | V    |
| vss                | Ground                                        |                                                                                               | 0    | 0    | 0    | V    |
| vssa_dac           | Dedicated ground for DAC                      |                                                                                               | 0    | 0    | 0    | V    |
| T <sub>a</sub>     | Operating free air temperature range          | Commercial<br>Temperature                                                                     | 0    | _    | 70   | °C   |
|                    |                                               | Extended Temperature                                                                          | -40  | -    | 85   |      |
| T <sub>j</sub>     | Operating junction temperature <sup>(5)</sup> | Commercial<br>Temperature                                                                     | 0    | _    | 90   | °C   |
|                    |                                               | Extended Temperature                                                                          | -40  | -    | 105  |      |

<sup>(4)</sup> It is recommended not to connect this pin. It is just used for eFuse programming on package unit.

<sup>(5)</sup> For proper device operation, Tj must be within the specified range.



## 3.4 DC Electrical Characteristics

Table 3-4 summarizes the dc electrical characteristics.

**Table 3-4. DC Electrical Characteristics** 

|                                                                                                                  | PARAMETER                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                                   | MIN                                                                             | NOM                 | MAX                                                                     | UNIT                                            |
|------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------|---------------------------------------------------------------------------------|---------------------|-------------------------------------------------------------------------|-------------------------------------------------|
| LVCMOS                                                                                                           | Pin Buffers - CBB: N28, M27, N27, N26, N25,<br>P19/ CUS:                                                                                                                                                                                                                                                                                                                                                                                                               | P28,P27, P26, R27<br>M23, L23, M22, M             |                                                                                 | L18, M19, M         | 118, K18, N20, M20                                                      | 0, P17, P18,                                    |
| V <sub>IH</sub>                                                                                                  | High-level input voltage                                                                                                                                                                                                                                                                                                                                                                                                                                               | $vdds^{(1)} = 1.8 V$                              | $0.65 \times vdds^{(1)}$                                                        |                     | vdds + 0.3                                                              | V                                               |
|                                                                                                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | vdds <sup>(1)</sup> = 3.0 V                       | 0.625 × vdds <sup>(1)</sup>                                                     |                     | vdds + 0.3                                                              |                                                 |
| V <sub>IL</sub>                                                                                                  | Low-level input voltage                                                                                                                                                                                                                                                                                                                                                                                                                                                | $vdds^{(1)} = 1.8 V$                              | -0.3                                                                            |                     | 0.35 × vdds                                                             | V                                               |
|                                                                                                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | $vdds^{(1)} = 3.0 V$                              | -0.3                                                                            |                     | 0.25 × vdds                                                             |                                                 |
| V <sub>OH</sub>                                                                                                  | High-level output voltage (2)                                                                                                                                                                                                                                                                                                                                                                                                                                          | $vdds^{(1)} = 1.8 V$                              | vdds <sup>(1)</sup> - 0.2                                                       |                     |                                                                         | V                                               |
|                                                                                                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | $vdds^{(1)} = 3.0 V$                              | $0.75 \times vdds^{(1)}$                                                        |                     |                                                                         |                                                 |
| V <sub>OL</sub>                                                                                                  | Low-level output voltage <sup>(2)</sup>                                                                                                                                                                                                                                                                                                                                                                                                                                | $vdds^{(1)} = 1.8 V$                              |                                                                                 |                     | 0.2                                                                     | V                                               |
|                                                                                                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | vdds <sup>(1)</sup> = 3.0 V                       |                                                                                 |                     | 0.125 × vdds <sup>(1)</sup>                                             |                                                 |
| t <sub>T</sub>                                                                                                   | Input transition time (rise time, t <sub>R</sub> or fall time,                                                                                                                                                                                                                                                                                                                                                                                                         | Normal Mode                                       |                                                                                 |                     | 10                                                                      | ns                                              |
|                                                                                                                  | t <sub>F</sub> evaluated between 10% and 90% at PAD)                                                                                                                                                                                                                                                                                                                                                                                                                   | High-Speed<br>Mode                                |                                                                                 |                     | 3                                                                       |                                                 |
| LVDS/CM                                                                                                          | OS Pin Buffers - CBB: AG19, AH19, AG18, A                                                                                                                                                                                                                                                                                                                                                                                                                              | H18, AG17, AH17/<br>AC18                          | CBC: AE16, AE15                                                                 | , AD17, AE          | 18, AD16, AE17/ C                                                       | CUS: AB18,                                      |
|                                                                                                                  | Low                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | -Power Receiver (                                 | LP-RX)                                                                          |                     |                                                                         |                                                 |
| $V_{IL}$                                                                                                         | Low-level input threshold                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                                   |                                                                                 |                     | 500                                                                     | mV                                              |
| V <sub>IH</sub>                                                                                                  | High-level input threshold                                                                                                                                                                                                                                                                                                                                                                                                                                             |                                                   | 800                                                                             |                     |                                                                         | mV                                              |
| V <sub>HYS</sub>                                                                                                 | Input hysteresis                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                                   | 25                                                                              |                     |                                                                         | mV                                              |
|                                                                                                                  | Ultralo                                                                                                                                                                                                                                                                                                                                                                                                                                                                | w-Power Receiver                                  | (ULP-RX)                                                                        |                     |                                                                         |                                                 |
| V <sub>IL-ULPM</sub>                                                                                             | Low-level input threshold, ULPM                                                                                                                                                                                                                                                                                                                                                                                                                                        |                                                   |                                                                                 |                     | 300                                                                     | mV                                              |
| V <sub>IH</sub>                                                                                                  | High-level input threshold                                                                                                                                                                                                                                                                                                                                                                                                                                             |                                                   | 880                                                                             |                     |                                                                         | mV                                              |
|                                                                                                                  | High                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | -Speed Receiver                                   | (HS-RX)                                                                         |                     |                                                                         |                                                 |
|                                                                                                                  | <u> </u>                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                                   |                                                                                 |                     |                                                                         |                                                 |
| $V_{IDTH}$                                                                                                       | Differential input high threshold                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                   | 70                                                                              |                     |                                                                         | mV                                              |
| V <sub>IDTH</sub>                                                                                                | Differential input high threshold  Differential input low threshold                                                                                                                                                                                                                                                                                                                                                                                                    |                                                   | 70                                                                              |                     | -70                                                                     | mV<br>mV                                        |
|                                                                                                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                                                   | 70                                                                              |                     | -70<br>270                                                              |                                                 |
| $V_{IDTL}$                                                                                                       | Differential input low threshold                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                                   | 70                                                                              |                     | -                                                                       | mV                                              |
| V <sub>IDTL</sub>                                                                                                | Differential input low threshold  Maximum differential input voltage                                                                                                                                                                                                                                                                                                                                                                                                   |                                                   |                                                                                 |                     | -                                                                       | mV<br>mV                                        |
| V <sub>IDTL</sub> V <sub>IDMAX</sub> V <sub>ILHS</sub>                                                           | Differential input low threshold  Maximum differential input voltage  Single-ended input low voltage                                                                                                                                                                                                                                                                                                                                                                   |                                                   |                                                                                 |                     | 270                                                                     | mV<br>mV<br>mV                                  |
| V <sub>IDTL</sub> V <sub>IDMAX</sub> V <sub>ILHS</sub> V <sub>IHHS</sub>                                         | Differential input low threshold  Maximum differential input voltage  Single-ended input low voltage  Single-ended input high voltage                                                                                                                                                                                                                                                                                                                                  | , K27, L27/ CBC: F                                | -40<br>70                                                                       | 6 / CUS: L24        | 270<br>460<br>330                                                       | mV<br>mV<br>mV                                  |
| V <sub>IDTL</sub> V <sub>IDMAX</sub> V <sub>ILHS</sub> V <sub>IHHS</sub>                                         | Differential input low threshold  Maximum differential input voltage  Single-ended input low voltage  Single-ended input high voltage  Common-mode voltage                                                                                                                                                                                                                                                                                                             | , K27, L27/ CBC: F                                | -40<br>70                                                                       | 6 / CUS: L24<br>900 | 270<br>460<br>330                                                       | mV<br>mV<br>mV                                  |
| V <sub>IDTL</sub> V <sub>IDMAX</sub> V <sub>ILHS</sub> V <sub>IHHS</sub> V <sub>CMRXDC</sub>                     | Differential input low threshold  Maximum differential input voltage  Single-ended input low voltage  Single-ended input high voltage  Common-mode voltage  LVDS/CMOS Pin Buffers - CBB: K28, L28                                                                                                                                                                                                                                                                      | , K27, L27/ CBC: F                                | -40<br>70<br><b>P25, P26, N25, N26</b>                                          |                     | 270<br>460<br>330<br>, <b>K24, J23, K23</b>                             | mV<br>mV<br>mV<br>mV<br>mV                      |
| V <sub>IDTL</sub> V <sub>IDMAX</sub> V <sub>ILHS</sub> V <sub>IHHS</sub> V <sub>CMRXDC</sub>                     | Differential input low threshold  Maximum differential input voltage  Single-ended input low voltage  Single-ended input high voltage  Common-mode voltage  LVDS/CMOS Pin Buffers - CBB: K28, L28  Input common mode voltage range                                                                                                                                                                                                                                     | , K27, L27/ CBC: F                                | -40<br>70<br><b>P25, P26, N25, N26</b><br>600                                   |                     | 270<br>460<br>330<br><b>, K24, J23, K23</b><br>1200                     | mV<br>mV<br>mV<br>mV                            |
| V <sub>IDTL</sub> V <sub>IDMAX</sub> V <sub>ILHS</sub> V <sub>IHHS</sub> V <sub>CMRXDC</sub> V <sub>CM</sub> Vos | Differential input low threshold  Maximum differential input voltage  Single-ended input low voltage  Single-ended input high voltage  Common-mode voltage  LVDS/CMOS Pin Buffers - CBB: K28, L28  Input common mode voltage range  Receiver Input dc offset                                                                                                                                                                                                           |                                                   | -40<br>70<br><b>P25, P26, N25, N26</b><br>600<br>-20                            | 900                 | 270<br>460<br>330<br>, <b>K24, J23, K23</b><br>1200<br>20               | mV<br>mV<br>mV<br>mV<br>mV                      |
| VIDTL VIDMAX VILHS VIHHS VCMRXDC  VCM VOS Vid t <sub>T</sub>                                                     | Differential input low threshold  Maximum differential input voltage  Single-ended input low voltage  Single-ended input high voltage  Common-mode voltage  LVDS/CMOS Pin Buffers - CBB: K28, L28  Input common mode voltage range  Receiver Input dc offset  Receiver input differential amplitude  Input transition time (rise time, t <sub>R</sub> or fall time, t <sub>D</sub> between 10% and 90% at PAD)  OS Pin Buffers - CBB: AG22, AH22, AG23, AI             | = evaluated                                       | -40 70 25, P26, N25, N26 600 -20 70 267  CBC: AE21, AE22                        | 900                 | 270<br>460<br>330<br><b>, K24, J23, K23</b><br>1200<br>20<br>200<br>533 | mV<br>mV<br>mV<br>mV<br>mV<br>mV<br>mV          |
| VIDTL VIDMAX VILHS VIHHS VCMRXDC  VCM VOS Vid t <sub>T</sub>                                                     | Differential input low threshold  Maximum differential input voltage  Single-ended input low voltage  Single-ended input high voltage  Common-mode voltage  LVDS/CMOS Pin Buffers - CBB: K28, L28  Input common mode voltage range  Receiver Input dc offset  Receiver input differential amplitude  Input transition time (rise time, t <sub>R</sub> or fall time, t <sub>D</sub> between 10% and 90% at PAD)  OS Pin Buffers - CBB: AG22, AH22, AG23, AI AB19        | evaluated                                         | -40 70 <b>P25, P26, N25, N26</b> 600 -20 70 267 <b>CBC: AE21, AE22</b> 21, AC21 | 900                 | 270<br>460<br>330<br><b>, K24, J23, K23</b><br>1200<br>20<br>200<br>533 | mV<br>mV<br>mV<br>mV<br>mV<br>mV<br>mV          |
| VIDTL VIDMAX VILHS VIHHS VCMRXDC  VCM VOS VId t <sub>T</sub>                                                     | Differential input low threshold  Maximum differential input voltage  Single-ended input low voltage  Single-ended input high voltage  Common-mode voltage  LVDS/CMOS Pin Buffers - CBB: K28, L28  Input common mode voltage range  Receiver Input dc offset  Receiver input differential amplitude  Input transition time (rise time, t <sub>R</sub> or fall time, t <sub>D</sub> between 10% and 90% at PAD)  OS Pin Buffers - CBB: AG22, AH22, AG23, AI AB19        | evaluated<br>H23, AG24, AH24/<br>, AD20, AG20, AD | -40 70 <b>P25, P26, N25, N26</b> 600 -20 70 267 <b>CBC: AE21, AE22</b> 21, AC21 | 900                 | 270<br>460<br>330<br><b>, K24, J23, K23</b><br>1200<br>20<br>200<br>533 | mV<br>mV<br>mV<br>mV<br>mV<br>mV<br>mV          |
| VIDTL VIDMAX VILHS VIHHS VCMRXDC  VCM VOS Vid t <sub>T</sub>                                                     | Differential input low threshold  Maximum differential input voltage  Single-ended input low voltage  Single-ended input high voltage  Common-mode voltage  LVDS/CMOS Pin Buffers - CBB: K28, L28  Input common mode voltage range  Receiver Input dc offset  Receiver input differential amplitude  Input transition time (rise time, t <sub>R</sub> or fall time, t <sub>D</sub> between 10% and 90% at PAD)  OS Pin Buffers - CBB: AG22, AH22, AG23, AI AB19  High- | evaluated<br>H23, AG24, AH24/<br>, AD20, AG20, AD | -40 70 <b>P25, P26, N25, N26</b> 600 -20 70 267 <b>CBC: AE21, AE22</b> 21, AC21 | 900                 | 270  460 330 , K24, J23, K23 1200 20 200 533  24, AD23, AD24 / 0        | mV<br>mV<br>mV<br>mV<br>mV<br>mV<br>mV(3)<br>ps |

<sup>(1)</sup> This global value may be overridden on a per interface basis if another value is explicitly defined for that interface (for example, I<sup>2</sup>C).

<sup>(2)</sup> With 100 μA sink / source current at vddsxmin.

<sup>(3)</sup> Corresponds to peak-to-peak values: minimum = 140 mV<sub>pp</sub>; nominal = 200 mV<sub>pp</sub>; maximum = 400 mV<sub>pp</sub>.



#### Table 3-4. DC Electrical Characteristics (continued)

|                      | PARAMETER                                                                                                                                               |                                               | MIN         | NOM  | MAX               | UNIT       |
|----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------|-------------|------|-------------------|------------|
| V <sub>OL</sub>      | Thevenin output low level                                                                                                                               |                                               | -50         |      | 50                | mV         |
| V <sub>OH</sub>      | Thevenin output high level                                                                                                                              |                                               | 1.1         | 1.2  | 1.3               | V          |
|                      | Low                                                                                                                                                     | -Power Receiver (L                            | _P-RX)      |      |                   |            |
| $V_{IL}$             | Low-level input threshold                                                                                                                               | -                                             |             |      | 550               | mV         |
| $V_{IH}$             | High-level input threshold                                                                                                                              |                                               | 880         |      |                   | mV         |
| V <sub>HYST</sub>    | Input hysteresis                                                                                                                                        |                                               | 25          |      |                   | mV         |
| -                    | Ultralov                                                                                                                                                | w-Power Receiver                              | (ULP-RX)    |      | 1.                |            |
| V <sub>IL-ULPS</sub> | Low-level input threshold, ULPM                                                                                                                         |                                               |             |      | 300               | mV         |
| V <sub>IH</sub>      | High-level input threshold                                                                                                                              |                                               | 880         |      |                   | mV         |
| subLV                | OS/CMOS Pin Buffers - CBB: AA27, AA28, AB2<br>AB26, AC25, AB25/ CUS:                                                                                    |                                               |             |      | , AD26, AA25, Y   | 25, AA26,  |
| Vod                  | Differential voltage range @ $R_L = 100 \Omega$                                                                                                         |                                               | 100         | 150  | 200               | mV         |
| Vocm                 | Common mode voltage range                                                                                                                               |                                               | 0.8         | 0.9  | 1                 | V          |
| t <sub>T</sub>       | Input transition time (Vod rise time, t <sub>R</sub> or Vod fall time, t <sub>F</sub> evaluated between 20% and 80% at PAD)                             |                                               | 200         |      | 500               | ps         |
|                      | Stand                                                                                                                                                   | dard LVCMOS Pin                               | Buffers     |      |                   |            |
| V <sub>IH</sub> (4)  | High-level input voltage (Standard LVCMOS)                                                                                                              |                                               | 0.65 × vdds |      | vdds + 0.3        | V          |
| V <sub>IL</sub> (4)  | Low-level input voltage (Standard LVCMOS)                                                                                                               |                                               | - 0.3       |      | 0.35 × vdds       | V          |
| V <sub>HYS</sub>     | Hysteresis voltage at an input <sup>(5)</sup>                                                                                                           |                                               |             | 0.1  |                   | V          |
| $V_{OH}$             | High-level output voltage, driver enabled, pullup or pulldown disabled                                                                                  | $I_O = I_{OH}$ or $I_O = -2$ mA               | vdds - 0.45 |      |                   | V          |
|                      |                                                                                                                                                         | I <sub>O</sub> = I <sub>OH</sub> <  -2 <br>mA | vdds - 0.40 |      |                   |            |
| $V_{OL}$             | Low-level output voltage with , driver enabled, pullup or pulldown disabled                                                                             | $I_O = I_{OL}$ or $I_O = 2$ mA                |             |      | 0.45              | V          |
|                      |                                                                                                                                                         | $I_O = I_{OL} < 2 \text{ mA}$                 |             |      | 0.40              |            |
| t <sub>T</sub>       | Input transition time (rise time, t <sub>R</sub> or fall time, t <sub>F</sub> between 10% and 90% at PAD)                                               | evaluated                                     | 0           |      | 10 <sup>(6)</sup> | ns         |
| l <sub>l</sub>       | Input current with V <sub>I</sub> = V <sub>I</sub> max                                                                                                  |                                               | -1          |      | 1                 | μA         |
| I <sub>OZ</sub>      | Off-state output current for output in high imperonly, driver disabled                                                                                  | dance with driver                             | -20         |      | 20                | μA         |
|                      | Off-state output current for output in high impediriver/receiver/pullup only, driver disabled, pulling                                                  |                                               |             | -100 |                   |            |
|                      | Off-state output current for output in high imped driver/receiver/pulldown only, driver disabled, pinhibited                                            |                                               |             | 100  |                   |            |
| I <sub>Z</sub>       | Total leakage current through the PAD connect driver/receiver combination that may include a The driver output is disabled and the pullup or inhibited. | pullup or pulldown.                           | - 20        |      | 20                | μΑ         |
| VCMOS                | Open-Drain Pin Buffers Dedicated to I2C IOs<br>C1, AB4, AC4, AD15, W16, A21, C2                                                                         |                                               |             |      |                   | 25, J24, C |
| $V_{IH}$             | High level input voltage                                                                                                                                |                                               | 0.7 x vdds  |      | vdds + 0.5        | V          |
| $V_{IL}$             | Low level input voltage                                                                                                                                 |                                               | - 0.5       |      | 0.3 x vdds        | V          |
| $V_{OL}$             | Low-level output voltage open-drain at 3-mA si                                                                                                          | ink current                                   | 0           |      | 0.2 x vdds        | V          |
| I <sub>I</sub>       | Input current at each I/O pin with an input volta vdds to 0.9 x vdds                                                                                    | age between 0.1 x                             | - 10        |      | 10                | μΑ         |
| C <sub>I</sub>       | Capacitance for each I/O pin                                                                                                                            |                                               |             |      | 10                | pF         |

 $V_{IH}/V_{IL}$  (Standard LVCMOS) parameters are applicable for sys\_altclk input clocks.  $V_{hys}$  is the magnitude of the difference between the positive-going threshold voltage  $V_{T+}$  and the negative-going voltage  $V_{T-}$ . (5)

This global value may be overridden on a per interface basis if another value is explicitly defined for that interface (for example, I<sup>2</sup>C). (6)

www.ti.com

# **Table 3-4. DC Electrical Characteristics (continued)**

|                 |                                                                                   |                 | -                      | -   |                  |             |
|-----------------|-----------------------------------------------------------------------------------|-----------------|------------------------|-----|------------------|-------------|
|                 | PARAMETER                                                                         |                 | MIN                    | NOM | MAX              | UNIT        |
| $T_{OF}$        | Output fall time from $V_{IHmin}$ to $V_{ILmax}$ with a                           | Fast mode       | 20 + 0.1C <sub>B</sub> |     | 250              | ns          |
|                 | bus capacitance C <sub>B</sub> from 10 pF to 400 pF                               | Standard mode   |                        |     | 250              |             |
|                 | Output fall time with a capacitive load from 10 pF to 100 pF at 3-mA sink current | High-speed mode | 10                     |     | 40               |             |
|                 | Output fall time with a capacitive load of 400 pF at 3-mA sink current            |                 | 20                     |     | 80               |             |
|                 | Output fall time with a capacitive load of 40 pF (for CBUS compatibility)         |                 |                        |     | 20               |             |
| LVCMOS          | Open-Drain Pin Buffers Dedicated in GPIO m<br>AD15, W16, A21, C21                 |                 |                        |     | 26 / CBC: C2, C1 | , AB4, AC4, |
| V <sub>IH</sub> | High-level input voltage                                                          |                 | 0.7 x vdds             |     | vdds + 0.5       | V           |
| V <sub>IL</sub> | Low-level input voltage                                                           |                 | - 0.5                  |     | 0.3 x vdds       | V           |
| V <sub>OH</sub> | High-level output voltage at 4-mA sink current                                    |                 | vdds - 0.45            |     |                  | V           |
| V <sub>OL</sub> | Low-level output voltage at 4-mA sink current                                     |                 |                        |     | 0.45             | V           |



# 3.5 Core Voltage Decoupling

For module performance, decoupling capacitors are required to suppress the switching noise generated by high frequency and to stabilize the supply voltage. A decoupling capacitor is most effective when it is close to the device because this minimizes the inductance of the circuit board wiring and interconnects.

Table 3-5 summarizes the power supplies decoupling characteristics.

**Table 3-5. Core Voltage Decoupling Characteristics** 

| PARAMETER                | MIN | TYP | MAX | UNIT |
|--------------------------|-----|-----|-----|------|
| Cvdd_mpu _iva (1)        | 50  | 100 | 120 | nF   |
| Cvdd_core <sup>(1)</sup> | 50  | 100 | 120 | nF   |
| Cvdds_sram               |     | 100 |     | nF   |
| Ccap_vdd_sram_mpu _iva   | 0.7 | 1.0 | 1.3 | μF   |
| Ccap_vdd_sram_core       | 0.7 | 1.0 | 1.3 | μF   |
| Ccap_vdd_wkup            | 0.7 | 1.0 | 1.3 | μF   |
| Cvdds_wkup_bg            |     | 100 |     | nF   |
| Cvdds_dpll_dll           |     | 100 |     | nF   |
| Cvdds_dpll_per           |     | 100 |     | nF   |
| Cvdda_dac                |     | 100 |     | nF   |
| Ccap_vdd_d               | 100 |     | 200 | nF   |
| Cvdds_mmc1               |     | 100 |     | nF   |
| Cvdds_mmc1a              |     | 100 |     | nF   |
| Cvdds                    |     | 100 |     | nF   |
| Cvdds_mem                |     | 100 |     | nF   |

<sup>(1) 1</sup> capacitor per 2 to 4 balls



illustrates an example of power supply decoupling.



- A. Signals "vdds" and "vdds\_mem" are combined with "vdds" on the CBC package.
- B. Signals "vdds" and "vdds\_mem" are separate on the CBB and CUS packages.

Figure 3-2. Power Supply Decoupling



#### 3.6 Power-up and Power-down

This section provides the timing requirements for the OMAP3530/25 hardware signals.

## 3.6.1 Power-up Sequence

The following steps give an example of power-up sequence supported by the OMAP3530/25 device.

- 1. vdds and vdds\_mem are ramped ensuring a level on the IO domain and sys\_nrespwron must be low. At the same time, vdds\_sram and vdds\_wkup\_bg can also be ramped.
- 2. Once vdds\_wkup\_bg rail is stabilized, vdd\_core can be ramped.
- 3. Once vdd\_core is stabilized, then vdd\_mpu \_iva can be ramped.
- 4. vdds\_dpll\_dll and vdds\_dpll\_per rails can be ramped at any time during the above sequence.
- 5. sys\_nrespwron can be released as soon as the vdds\_pll\_dll rail is stabilized, and sys\_xtalin and sys 32k clocks are stabilized.
- 6. During the whole sequence above, sys\_nreswarm is held low by OMAP3530/25. sys\_nreswarm is released after the eFuse check has been performed; that is, after sys\_nrespwron is released.
- 7. The other power supplies can then be turned on upon software request.

shows the power-up sequence.

#### Notes:

- If an external square clock is provided, it could be started after sys\_nrespwron release provided it is clean: no glitch, stable frequency, and duty cycle.
- Higher voltage can be used. OPP voltage values may change following the silicon characterization result.





Figure 3-3. Power-up Sequence



#### 3.6.2 Power-down Sequence

The following steps give an example of the power-down sequence supported by the OMAP3530/25 device.

- 1. Reset OMAP3530/25 device.
- 2. Stop all signals driven to OMAP3530/25 balls.
- 3. Option 1: Power down all domains simutaneously.
- 4. Option 2: If all domains cannot be powered down simultaneously, follow the below sequence:
  - (a) Power off all complex I/O domains (vdds\_mmc1, vdds\_mmc1a, vdda\_dac)
  - (b) Power off all core domains (vdd\_core, vdd\_mpu \_iva)
  - (c) Power off all PLL domains (vdds\_dpll\_dll, vdds\_dpll\_per)
  - (d) Power off all SRAM LDOs (vdds\_sram)
  - (e) Power off all reference domains (vdds\_wkup\_bg)
  - (f) Power off all standard I/O domains (vdds, vdds\_mem)

The OMAP3530/25 device proceeds with the power-down sequence shown in .

Note: Another possible power-down sequence:

- · vdd mpu iva shuts down before vdd core.
- vdds\_sram, vdds\_wkup\_bg, vdds, and vdds\_mem shut down simultaneously.
- vdds\_dpll\_dll and vdds\_dpll\_per shut down anytime between all complex IO domains shut down and vdds\_sram shuts down.





Figure 3-4. Power-down Sequence



#### 4 CLOCK SPECIFICATIONS

The OMAP3530/25 device has three external input clocks, a low frequency (sys\_32k), a high frequency (sys\_xtalin), and an optional (sys\_altclk). The OMAP3530/25 device has two configurable output clocks, sys\_clkout1 and sys\_clkout2.

Figure 4-1 shows the interface to the external clock sources and clock outputs.



Figure 4-1. Clock Interface

The OMAP3530/25 device operation requires the following three input clocks:

- The 32-kHz frequency is used for low frequency operation. It supplies the wake-up domain for operation in lowest power mode (off mode). This clock is provided through the sys\_32k pin.
- The system alternative clock can be used (through the sys\_altclk pin) to provide alternative 48 or 54 MHz or other clock source (up to 59 MHz).
- The system clock input (12, 13, 16.8, 19.2, 26, or 38.4 MHz) is used to generate the main source clock of the OMAP3530/25 device. It supplies the DPLLs as well as several OMAP modules. The system clock input can be connected to either:
  - A crystal oscillator clock managed by sys\_xtalin and sys\_xtalout. In this case, the sys\_clkreq is used as an input (GPIN).
  - A CMOS digital clock through the sys\_xtalin pin. In this case, the sys\_clkreq is used as an output to request the external system clock.

The OMAP3530/25 outputs externally two clocks:

sys\_clkout1 can output the oscillator clock (12, 13, 16.8, 19.2, 26, or 38.4 MHz) at any time. It can be
controlled by software or externally using sys\_clkreq control. When the device is in the off state, the
sys\_clkreq can be asserted to enable the oscillator and activate the sys\_clkout1 without waking up the
device. The off state polarity of sys\_clkout1 is programmable.



sys\_clkout2 can output the oscillator clock (12, 13, 16.8, 19.2, 26, or 38.4 MHz), core\_clk (core DPLL output), 96 MHz or 54 MHz. It can be divided by 2, 4, 8, or 16 and its off state polarity is programmable. This output is active only when the core power domain is active.

For more information on the OMAP3530/25 Applications Processor clocking structure, see the Power, Reset, and Clock management (PRCM) chapter of the *OMAP35x Applications Processor TRM* (literature number SPRUFA5).

#### 4.1 Input Clock Specifications

The clock system accepts three input clock sources:

- 32-kHz digital CMOS clock
- Crystal oscillator clock or CMOS digital clock (12, 13, 16.8, 19.2, 26, or 38.4 MHz)
- Alternate clock (48 or 54 MHz, or other up to 59 MHz)

## 4.1.1 Clock Source Requirements

Table 4-1 illustrates the requirements to supply a clock to the OMAP3530/25 device.

**Table 4-1. Clock Source Requirements** 

| PAD         | CLOCK FREQUENCY                     |         | STABILITY | DUTY CYCLE | JITTER | TRANSITION |
|-------------|-------------------------------------|---------|-----------|------------|--------|------------|
| sys_xtalout | 12, 13, 16.8, or 19.2 MHz           | Crystal | ± 25 ppm  | na         | na     | na         |
| sys_xtalin  | 12, 13, 16.8, 19.2, 26, or 38.4 MHz | Square  | ± 50 ppm  | 45% to 55% | < 1%   | < 3.6 ns   |
| sys_altclk  | 48,54 or up to 59 MHz               |         | ± 50 ppm  | 40% to 60% | < 1%   | < 5 ns     |

#### 4.1.2 External Crystal Description

To supply a 12-, 13-, 16.8-, or 19.2-MHz clock to the OMAP3530/25, an external crystal can be connected to the sys\_xtalin and sys\_xtalout pins. Figure 4-2 describes the crystal implementation.



Figure 4-2. Crystal Implementation(1) (2) (3) (4)

- (1) On the PCB, the oscillator components (crystal, foot capacitors, optional R<sub>bias</sub> and R<sub>d</sub>) must be located close to the package. All these components must be routed first with the lowest possible number of board vias.
- (2) An optional resistor R<sub>d</sub> can be added in series with the crystal to debug or filter the harmonics; a footprint must be reserved on the PCB for use with 10-MHz crystals and feature low-drive levels.
- (3) A 120-k $\Omega$  internal bias resistor  $R_{bias}$  is used. The feedback resistor  $R_{bias}$  provides negative feedback to the oscillator to put it in the



linear operating region; thus oscillation begins when power is applied.

(4) C<sub>f1</sub> and C<sub>f2</sub> represent the total capacitance of the PCB and components excluding the power IC and crystal. Their values in fact depend on the crystal datasheet. In the datasheet of the crystal, the frequency is specified at a specific load capacitor value which is the equivalent capacitor of the two capacitors C<sub>f1</sub> and C<sub>f2</sub> connected to sys\_xtalin and sys\_xtalout. The frequency of the oscillations depends on the value of the capacitors (10 pF corresponds to a load capacitor of 5 pF for the crystal).

The crystal must be in the fundamental mode of operation and parallel resonant. Table 4-2 summarizes the required electrical constraints.

**Table 4-2. Crystal Electrical Characteristics** 

| NAME              | DESCRIPTION                                             | MIN   | TYP              | MAX | UNIT |
|-------------------|---------------------------------------------------------|-------|------------------|-----|------|
| fp                | Parallel resonance crystal frequency <sup>(1)</sup>     | 12, 1 | 3, 16.8, or 19.2 |     | MHz  |
| C <sub>L</sub>    | Load capacitance for crystal parallel resonance         | 5     |                  | 20  | pF   |
| ESR12&13          | Crystal ESR (12 and 13 MHz) <sup>(1)</sup>              |       |                  | 80  | Ω    |
| ESR16.8&19.2      | Crystal ESR (16.8 and 19.2 MHz)(2)                      |       |                  | 50  | Ω    |
| C <sub>o</sub>    | Crystal shunt capacitance                               | 1     |                  | 7   | pF   |
| L <sub>m</sub>    | Crystal motional inductance for f <sub>p</sub> = 12 MHz |       |                  | 35  | mH   |
| C <sub>m</sub>    | Crystal motional capacitance                            | 5     |                  | 100 | fF   |
| DL                | Crystal drive level                                     |       |                  | 0.5 | mW   |
| R <sub>bias</sub> | Internal bias resistor                                  | 30    | 120              | 300 | kΩ   |

- (1) Measured with the load capacitance specified by the crystal manufacturer. This load is defined by the foot capacitances tied in series. If C<sub>L</sub> = 20 pF, then both foot capacitors will be C<sub>f1</sub> = C<sub>f2</sub> = 40 pF. Parasitic capacitance from package and board must also be taken in account.
- (2) Measured with the load capacitance specified by the crystal manufacturer. This load is defined by the foot capacitances tied in series. If C<sub>L</sub> = 20 pF, then both foot capacitors will be C<sub>f1</sub> = C<sub>f2</sub> = 40 pF. Parasitic capacitance from package and board must also be taken in account.

$$ESR = R_m \left( 1 + \frac{C_0}{C_L} \right)^2$$

When selecting a crystal, the system design must take into account the temperature and aging characteristics of a crystal versus the user environment and expected lifetime of the system. Table 4-3 details the switching characteristics of the oscillator and the input requirements of the 12-, 13-, 16.8-, or 19.2-MHz input clock.

Table 4-3. Base Oscillator Switching Characteristics

| NAME     | DESCRIPTION                      | MIN | TYP             | MAX | UNIT |
|----------|----------------------------------|-----|-----------------|-----|------|
| $f_p$    | Oscillation frequency            | 12, | 13, 16.8, or 19 | 9.2 | MHz  |
| $t_{sX}$ | Start-up time <sup>(1)</sup> (2) | 8   |                 |     | ms   |

- (1) Start-up time defined as time interval between oscillator control signal release and sys\_xtalin amplitude at 50% of its final value (vdd and vdds supplies ramped and stable). The start-up time can be performed in function of the crystal characteristics. 8-ms minimum only when using the internal oscillator; it is programmable after reset for wake-up. At power-on reset, the time is adjustable using the pin itself. The reset must be released when the oscillator or clock source is stable. Before the processor boots up and the oscillator is set to bypass mode, there is a start-up time when the internal oscillator is in application mode and receives a square wave. The start-up time in this case is about 100 µs.
- (2) For  $f_p = 12$  or 13 MHz:  $C_L = 13.5$  pF and  $L_m = 35$  mH For  $f_p = 16.8$  or 19.2 MHz:  $C_L = 9$  pF and  $L_m = 15$  mH

#### 4.1.3 Clock Squarer Input Description

A 1.8-V CMOS clock squarer is another source that can supply a 12-, 13-, 16.8-, 19.2-, 26-, or 38.4-MHz clock to the OMAP3530/25. An analog clock squarer function converts a low-amplitude sinusoidal clock into a low-jitter digital signal. It can be connected to input pin sys\_xtalin (sys\_xtalout unconnected). Figure 4-3 illustrates the effective connections.

CLOCK SPECIFICATIONS





Figure 4-3. Clock Squarer Source Connection

To connect a digital clock source, the oscillator is configured in bypass mode. The sys\_clkreq pin is an OMAP3530/25 output which can be used to switch the clock source on or off.

- 1. Pin sys\_xtalout is not used in this mode. It must be left unconnected.
- 2. Once the system is powered up, the clock squarer source or crystal oscillator source can be applied; however, this affects the performance. The input source must be configured after power up to attain the desired system requirements.

Table 4-4 summarizes the electrical constraints required by the clock squarer used in the fundamental mode of operation.

**Note**: There is an internal pulldown resistor of 5k  $\Omega$  (max.) on sys\_xtalin when the oscillator is disabled.

Table 4-4. Base Oscillator Electrical Characteristics (in Bypass Mode)

| NAME             | DESCRIPTION                                                            | MIN                             | TYP | MAX | UNIT |
|------------------|------------------------------------------------------------------------|---------------------------------|-----|-----|------|
| f                | Frequency <sup>(1)</sup>                                               | 12, 13, 16.8, 19.2, 26, or 38.4 |     | MHz |      |
| t <sub>sX</sub>  | Start-up time                                                          | (2)                             |     |     | ms   |
| I <sub>DDQ</sub> | Current consumption on VDDS when sys_xtalin = 0 and in power-down mode |                                 |     | 1   | μΑ   |

- (1) Measured with the load capacitance specified by the manufacturer. Parasitic capacitance from package and board must also be taken in account.
- (2) Before the processor boots up and the oscillator is set to bypass mode, there is a start-up time when the internal oscillator is in application mode and receives a square wave. The start-up time in this case is about 100 μs.

Table 4-5 details the input requirements of the 12-, 13-, 16.8-, 19.2-, 26-, or 38.4-MHz input clock.

Table 4-5. 12-, 13-, 16.8-, 19.2-, 26-, or 38.4-MHz Input Clock Squarer Timing Requirements

| NAME | DESCRIPTION                |                                                 | MIN                           | TYP                             | MAX                           | UNIT |
|------|----------------------------|-------------------------------------------------|-------------------------------|---------------------------------|-------------------------------|------|
| OCS0 | 1 / t <sub>c(xtalin)</sub> | / t <sub>c(xtalin)</sub> Frequency, sys_xtalin  |                               | 12, 13, 16.8, 19.2, 26, or 38.4 |                               |      |
| OCS1 | t <sub>w(xtalin)</sub>     | Pulse duration, sys_xtalin low or high          | 0.45 * t <sub>c(xtalin)</sub> |                                 | 0.55 * t <sub>c(xtalin)</sub> | ns   |
| OCS2 | t <sub>J(xtalin)</sub>     | Peak-to-peak jitter <sup>(1)</sup> , sys_xtalin | -1%                           |                                 | 1%                            |      |
| OCS3 | t <sub>R(xtalin)</sub>     | Rise time, sys_xtalin                           |                               |                                 | 3.6                           | ns   |
| OCS4 | t <sub>F(xtalin)</sub>     | Fall time, sys_xtalin                           |                               |                                 | 3.6                           | ns   |
| OCS5 | t <sub>J(xtalin)</sub>     | Frequency stability, sys_xtalin                 |                               |                                 | ±25                           | ppm  |

(1) Peak-to-peak jitter is defined as the difference between the maximum and the minimum output periods on a statistical population of 300 period samples. The sinusoidal noise is added on top of the vdds supply voltage.





Figure 4-4. Crystal Oscillator in Bypass Mode

# 4.1.4 External 32-kHz CMOS Input Clock

A 32.768-kHz clock signal (often abbreviated to 32-kHz) can be supplied by an external 1.8-V CMOS signal on pin sys\_32k.

Table 4-6 summarizes the electrical constraints imposed to the clock source.

Table 4-6. 32-kHz Input Clock Source Electrical Characteristics

| NAME           | DESCRIPTION       | MIN    | TYP  | MAX             | UNIT |
|----------------|-------------------|--------|------|-----------------|------|
| f              | Frequency         | 32.768 |      |                 | kHz  |
| C <sub>I</sub> | Input capacitance |        | 0.44 |                 | pF   |
| R <sub>I</sub> | Input resistance  | 0.25   |      | 10 <sup>6</sup> | GΩ   |

Table 4-7 details the input requirements of the 32-kHz input clock.

Table 4-7. 32-kHz Input Clock Source Timing Requirements<sup>(1)</sup>

| NAME |                         | DESCRIPTION                  |  | TYP    | MAX  | UNIT |
|------|-------------------------|------------------------------|--|--------|------|------|
| CK0  | 1 / t <sub>c(32k)</sub> | Frequency, sys_32k           |  | 32.768 |      | kHz  |
| CK3  | t <sub>R(32k)</sub>     | Rise time, sys_32k           |  |        | 20   | ns   |
| CK4  | t <sub>F(32k)</sub>     | Fall time, sys_32k           |  |        | 20   | ns   |
| CK5  | t <sub>J(32k)</sub>     | Frequency stability, sys_32k |  |        | ±200 | ppm  |

(1) See Table 3-4, Electrical Characteristics, Standard LVCMOS IOs part for sys\_32k  $V_{IH}/V_{IL}$  parameters.



Figure 4-5. 32-kHz CMOS Clock

#### 4.1.5 External sys\_altclk CMOS Input Clock

A 48-, 54-, or up to 59- MHz clock signal can be supplied by an external 1.8-V CMOS signal on pin sys\_altclk.

Table 4-8 summarizes the electrical constraints imposed by the clock source.

Table 4-8. 48-, 54-, or up to 59- MHz Input Clock Source Electrical Characteristics

| NAME           | DESCRIPTION            | MIN  | TYP  | MAX             | UNIT |
|----------------|------------------------|------|------|-----------------|------|
| f              | Frequency , sys_altclk | 4    | MHz  |                 |      |
| C <sub>I</sub> | Input capacitance      |      | 0.74 |                 | pF   |
| $R_{I}$        | Input resistance       | 0.25 |      | 10 <sup>6</sup> | GΩ   |

CLOCK SPECIFICATIONS



Table 4-9 details the input requirements of the input clock.

Table 4-9. 48- or 54-MHz Input Clock Source Timing Requirements (1) (2)

| NAME | DESCRIPTION                |                                                 | MIN                           | TYP              | MAX                           | UNIT |
|------|----------------------------|-------------------------------------------------|-------------------------------|------------------|-------------------------------|------|
| ALT0 | 1 / t <sub>c(altclk)</sub> | Frequency, sys_altclk                           | 48-,                          | 54-, or up to 59 | MHz                           |      |
| ALT1 | t <sub>w(altclk)</sub>     | Pulse duration, sys_altclk low or high          | 0.40 * t <sub>c(altclk)</sub> |                  | 0.60 * t <sub>c(altclk)</sub> | ns   |
| ALT2 | t <sub>J(altclk)</sub>     | Peak-to-peak jitter <sup>(1)</sup> , sys_altclk | -1%                           |                  | 1%                            |      |
| ALT3 | t <sub>R(altclk)</sub>     | Rise time, sys_altclk                           |                               |                  | 10                            | ns   |
| ALT4 | t <sub>F(altclk)</sub>     | Fall time, sys_altclk                           |                               |                  | 10                            | ns   |
| ALT5 | t <sub>J(altclk)</sub>     | Frequency stability, sys_altclk                 |                               |                  | ± 50                          | ppm  |

Peak-to-peak jitter is defined as the difference between the maximum and the minimum output periods on a statistical population of 300 period samples. The sinusoidal noise is added on top of the vdds supply voltage. See Table 3-4, *Electrical Characteristics*, for sys\_altclk  $V_{IH}/V_{IL}$  parameters.



Figure 4-6. Alternate CMOS Clock



# 4.2 Output Clock Specifications

Two output clocks (pin sys\_clkout1 and pin sys\_clkout2) are available:

- sys\_clkout1 can output the oscillator clock (12, 13, 16.8, 19.2, 26, or 38.4 MHz) at any time. It can be
  controlled by software or externally using sys\_clkreq control. When the device is in the off state, the
  sys\_clkreq can be asserted to enable the oscillator and activate the sys\_clkout1 without waking up the
  device. The off state polarity of sys\_clkout1 is programmable.
- sys\_clkout2 can output sys\_clk (12, 13, 16.8, 19.2, 26, or 38.4 MHz), CORE\_CLK (core DPLL output, 332 MHz maximum), APLL-96 MHz, or APLL-54 MHz. It can be divided by 2, 4, 8, or 16 and its off state polarity is programmable. This output is active only when the core domain is active.

Table 4-10 summarizes the sys clkout1 output clock electrical characteristics.

Table 4-10. sys\_clkout1 Output Clock Electrical Characteristics

| NAME           | DESCRIPTION                     |                   | MIN | TYP                             | MAX | UNIT |
|----------------|---------------------------------|-------------------|-----|---------------------------------|-----|------|
| f              | Frequency                       |                   |     | 12, 13, 16.8, 19.2, 26, or 38.4 |     | MHz  |
| C <sub>I</sub> | Load capacitance <sup>(1)</sup> | f(max) = 38.4 MHz |     | 37                              |     | pF   |
|                |                                 | f(max) = 26 MHz   |     | 50                              |     |      |

(1) The load capacitance is adapted to a frequency.

Table 4-11 details the sys\_clkout1 output clock timing characteristics.

Table 4-11. sys\_clkout1 Output Clock Switching Characteristics

| NAME |                         | DESCRIPTION                             |                                   | TYP                             | MAX                               | UNIT |
|------|-------------------------|-----------------------------------------|-----------------------------------|---------------------------------|-----------------------------------|------|
| f    | 1 / CO0                 | Frequency                               | 12, 13, 1                         | 12, 13, 16.8, 19.2, 26, or 38.4 |                                   | MHz  |
| CO1  | t <sub>w(CLKOUT1)</sub> | Pulse duration, sys_clkout1 low or high | 0.40 *<br>t <sub>c(CLKOUT1)</sub> |                                 | 0.60 *<br>t <sub>c(CLKOUT1)</sub> | ns   |
| CO2  | t <sub>R(CLKOUT1)</sub> | Rise time, sys_clkout1 (1)              |                                   |                                 | 5.5                               | ns   |
| CO3  | t <sub>F(CLKOUT1)</sub> | Fall time, sys_clkout1 (1)              |                                   |                                 | 5.5                               | ns   |

(1) With a load capacitance of 50 pF.



Figure 4-7. sys\_clkout1 System Output Clock

Table 4-12 summarizes the sys clkout2 output clock electrical characteristics.

Table 4-12. sys\_clkout2 Output Clock Electrical Characteristics

| NAME           | DESCRIPTION                     |                  | MIN | TYP | MAX | UNIT |
|----------------|---------------------------------|------------------|-----|-----|-----|------|
| f              | Frequency, sys_clkout2          |                  |     |     | 322 | MHz  |
| C <sub>L</sub> | Load capacitance <sup>(1)</sup> | f(max) = 166 MHz | 2   | 8   | 12  | pF   |

(1) The load capacitance is adapted to a frequency.

CLOCK SPECIFICATIONS



Table 4-13 details the sys\_clkout2 output clock timing characteristics.

Table 4-13. sys\_clkout2 Output Clock Switching Characteristics

| NAME |                         | DESCRIPTION                             |                                | TYP | MAX                            | UNIT |
|------|-------------------------|-----------------------------------------|--------------------------------|-----|--------------------------------|------|
| f    | 1 / CO0                 | Frequency                               |                                |     | 322                            | MHz  |
| CO1  | t <sub>w(CLKOUT2)</sub> | Pulse duration, sys_clkout2 low or high | 0.40 * t <sub>c(CLKOUT2)</sub> |     | 0.60 * t <sub>c(CLKOUT2)</sub> | ns   |
| CO2  | t <sub>R(CLKOUT2)</sub> | Rise time, sys_clkout2 <sup>(1)</sup>   |                                |     | 3.7                            | ns   |
| CO3  | t <sub>F(CLKOUT2)</sub> | Fall time, sys_clkout2 <sup>(1)</sup>   |                                |     | 4.3                            | ns   |

<sup>(1)</sup> With a load capacitance of 12 pF.



Figure 4-8. sys\_clkout2 System Output Clock



#### 4.3 **DPLL and DLL Specifications**

The OMAP3530/25 integrates seven DPLLs and a DLL. The PRM and CM drive five of them, while the sixth (not supported) and the seventh (not supported) are controlled by the display subsystem.

The five main DPLLs are:

- DPLL1 (MPU)
- DPLL2 (IVA2)
- DPLL3 (Core)
- DPLL4 (Peripherals)
- DPLL5 (Second Peripherals DPLL)

Figure 4-9 illustrates the DLL and DPLL implementation.



#### (1) Figure 4-9. DPLL and DLL Implementation

For more information on the OMAP3530/25 Applications Processor DPLLs and clocking structure, see the Power, Reset, and Clock management (PRCM) chapter of the OMAP35x Applications Processor TRM (literature number SPRUFA5).

#### 4.3.1 Digital Phase-Locked Loop (DPLL)

The DPLL provides all interface clocks and some functional clocks (such as the processor clocks) of the OMAP3530/25 device.

DPLL1 and DPLL2 get an always-on clock used to produce the synthesized clock. They get a high-speed bypass clock used to switch the DPLL output clock on this high-speed clock during bypass mode.

The high-speed bypass clock is an L3 divided clock (programmable by 1 or 2) that saves DPLL processor power consumption when the processor does not need to run faster than the L3 clock speed, or optimizes performance during frequency scaling.

Each DPLL synthesized frequency is set by programming M (multiplier) and N (divider) factors. In addition, all DPLL outputs can be controlled by an independent divider (M2 to M6).

The clock generating DPLLs of the OMAP3530/25 device have following features:

- Independent power domain per DPLL
- Controlled by clock-manager (CM)
- Fed with always-on system clock with independent gating control per DPLL

**CLOCK SPECIFICATIONS** 

www.ti.com

- Analog part supplied through dedicated power supply (1.8 V) and an embedded LDO to get rid of 1-MHz noise
- · Up to five independent output dividers for simultaneous generation of multiple clock frequencies

#### 4.3.1.1 DPLL1 (MPU)

DPLL1 is located in the MPU subsystem and supplies all clocks of the subsystem. All MPU subsystem clocks are internally generated in the subsystem. When the core domain is on, it can use the DPLL3 (CORE DPLL) output as a high-frequency bypass input clock.

## 4.3.1.2 DPLL2 (IVA2)

DPLL2 is located in the IVA subsystem and supplies all clocks of the subsystem. All IVA subsystem clocks are internally generated in the subsystem. When the core domain is on, it can use the DPLL3 (CORE DPLL) output as a high-frequency bypass input clock.

#### 4.3.1.3 DPLL3 (CORE)

DPLL3 supplies all interface clocks and also a few module functional clocks. It can be also source of the emulation trace clock. It is located in the core domain area. All interface clocks and a few module functional clocks are generated in the CM. When the core domain is on, it can be used as a bypass input to DPLL1 and DPLL2.

#### 4.3.1.4 DPLL4 (Peripherals)

DPLL4 generates clocks for the peripherals. It supplies five clock sources: 96-MHz functional clocks to subsystems and peripherals, 54 MHz to TV DAC, display functional clock, camera sensor clock, and emulation trace clock. It is located in the core domain area. All interface clocks and few module functional clocks are generated in the CM. Its outputs to the DSS, PER, and EMU domains are propagated with always-on clock trees.

#### 4.3.1.5 DPLL5 (Second peripherals DPLL)

DPLL5 supplies the 120-MHz functional clock to the CM.

#### 4.3.2 Delay-Locked Loops (DLL)

The SDRC includes analog-controlled delay technology for interfacing high-speed mobile DDR memory components. For more information, see the SDRC-GPMC chapter of the *OMAP35x Technical Reference Manual (TRM)* [literature number <a href="SPRUF98">SPRUF98</a> ]. A DLL is a calibration module used on dynamic track of voltage and temperature variations, as well as to compensate the silicon process dispersion.

The SDRC DLL has four modes of operation:

- 1. APPLICATION MODE 0: used to generate 72° delay
- 2. APPLICATION MODE 1: used to generate 90° delay
- 3. MODEMAXDELAY: used for low frequency operation where we do not have the requirement of accurate 72° or 90° phase shift
- 4. IDLE MODE: a low-power state that allows the DLL to gain lock quickly on exit from this mode



#### 4.3.3 DPLLs and DLL Characteristics

Several specifications characterize the seven DPLLs.

Table 4-14 summarizes the DPLL characteristics and assumes testing over recommended operating conditions.

**Table 4-14. DPLL Characteristics** 

| NAME                  | PARAMETER                                | MIN   | TYP | MAX   | UNIT | COMMENTS <sup>(1)</sup>                                                |
|-----------------------|------------------------------------------|-------|-----|-------|------|------------------------------------------------------------------------|
| vdds_dpll_per         |                                          | 1.71  | 1.8 | 1.89  | V    | At ball level (+5%, +10%)                                              |
| vdds_dpll_dll         |                                          | 1.71  | 1.8 | 1.89  | V    |                                                                        |
| TJ                    | Junction temperature                     | -40   | 25  | 105   | °C   | Will not unlock after lock over this range for slow temperature drifts |
| f <sub>input</sub>    | Input reference frequency <sup>(2)</sup> | 0.75  |     | 65    | MHz  | FINP                                                                   |
| f <sub>internal</sub> | Internal reference frequency             | 0.75  |     | 2.1   | MHz  | FREQSEL3 = 0; FINT = FINP/(N+1)                                        |
|                       |                                          | 7.5   |     | 21    | MHz  | FREQSEL3 = 1; FINT = FINP/(N+1)                                        |
| f <sub>output</sub>   | CLKOUT output frequency                  | 25    |     | 900   | MHz  |                                                                        |
| f <sub>output*2</sub> | CLKOUTx2 output frequency                | 50    |     | 1800  | MHz  |                                                                        |
| t <sub>lock</sub>     | Frequency lock time <sup>(3)</sup>       | 71.4  |     | 200   | μs   | 150 FINT cycles; FREQSEL3 = 0                                          |
|                       |                                          | 37.1  |     | 104   | μs   | 780 FINT cycles; FREQSEL3 = 1                                          |
| P <sub>lock</sub>     | Phase lock time                          | 166.7 |     | 466.7 | μs   | 350 FINT cycles; FREQSEL3 = 0                                          |
|                       |                                          | 46.7  |     | 130.7 | μs   | 980 FINT cycles; FREQSEL3 = 1                                          |
| t <sub>relock</sub>   | Relock time – frequency                  | 4.8   |     | 13.3  | μs   | 10 FINT cycles                                                         |
|                       | lock <sup>(4)</sup>                      |       |     |       |      | Lowcurrstby = 0; FREQSEL3 = 0                                          |
|                       |                                          | 4.8   |     | 13.3  | μs   | 100 FINT cycles                                                        |
|                       |                                          |       |     |       |      | Lowcurrstby = 0; FREQSEL3 = 1                                          |
|                       |                                          | 19    |     | 53.3  | μs   | 40 FINT cycles                                                         |
|                       |                                          |       |     |       |      | Lowcurrstby = 1; FREQSEL3 = 0                                          |
|                       |                                          | 19    |     | 53.3  | μs   | 400 FINT cycles                                                        |
|                       |                                          |       |     |       |      | Lowcurrstby = 1; FREQSEL3 = 1                                          |
| P <sub>relock</sub>   | Relock time – Phase lock <sup>(4)</sup>  | 71.4  |     | 200   | μs   | 150 FINT cycles                                                        |
|                       |                                          |       |     |       |      | Lowcurrstby = 0; FREQSEL3 = 0                                          |
|                       |                                          | 11.9  |     | 33.3  | μs   | 250 FINT cycles                                                        |
|                       |                                          |       |     |       |      | Lowcurrstby = 0; FREQSEL3 = 1                                          |
|                       |                                          | 95.2  |     | 266.7 | μs   | 200 FINT cycles                                                        |
|                       |                                          |       |     |       |      | Lowcurrstby = 1; FREQSEL3 = 0                                          |
|                       |                                          | 26.7  |     | 74.7  | μs   | 560 FINT cycles                                                        |
|                       |                                          |       |     |       |      | Lowcurrstby = 1; FREQSEL3 = 1                                          |

<sup>(1)</sup> f<sub>reqsel</sub> needs to be programmed accordingly to reference clock and DPLL divider (register setting), Lowcurrstdby depends on the targeted DPLL power state (dynamic).

Lowcurrstdby = 0 then DPLL is in normal mode

Lowcurrstdby = 1 then DPLL is in low-power mode

<sup>(2)</sup> Input frequencies below 0.75 MHz are possible with performance penalty.

<sup>(3)</sup> Maximum frequency for nominal conditions. Speed binning possible above fmax.

<sup>(4)</sup> Relock time assumes typical operating conditions, 4°C maximum temperature drift (see the Functional Specification for more detailed information).



and Table 4-16 show the DPLL1 and DPLL2 clock frequency ranges.

Note: The DPLL1 and DPLL2 clock frequency ranges depend on the V<sub>DD1</sub> (vdd\_mpu \_iva) operating point.

**Table 4-15. DPLL1 Clock Frequency Ranges** 

| Clock Signal | Description            |                     | Max | Unit |
|--------------|------------------------|---------------------|-----|------|
|              |                        | OPP6 <sup>(1)</sup> | 720 | MHz  |
|              |                        | OPP5                | 600 | MHz  |
|              | DDI I.4 autout ala al- | OPP4 550            | 550 | MHz  |
| ARM_CLK      | DPLL1 output clock.    | OPP3                | 500 | MHz  |
|              |                        | OPP2                | 250 | MHz  |
|              |                        | OPP1 (2)            | 125 | MHz  |

<sup>(1)</sup> OPP6 frequency range is only supported on high-speed grade OMAP3530/25 devices.

### Table 4-16. DPLL2 Clock Frequency Ranges

| Clock Signal | Description                         |                     | Max | Unit |
|--------------|-------------------------------------|---------------------|-----|------|
|              |                                     | OPP6 <sup>(1)</sup> | 520 | MHz  |
|              |                                     | OPP5                | 430 | MHz  |
| 1)/A2 CLK    | VA2_CLK Generated from DPLL2 output | OPP4                | 400 | MHz  |
| IVAZ_CLK     | clock.                              | OPP3                | 360 | MHz  |
|              |                                     | OPP2                | 180 | MHz  |
|              |                                     | OPP1 (2)            | 90  | MHz  |

<sup>(1)</sup> OPP6 frequency range is only supported on high-speed grade OMAP3530/25 devices.

Table 4-17 through Table 4-19 show the DPLL3 clock frequency ranges.

**Note**: The DPLL3 clock frequency ranges depend on the VDD2 (vdd\_core) operating point and the L3 clock speed configuration.

Table 4-17. DPLL3 Clock Frequency Ranges, VDD2 OPP3

|              |                                                                       | Config 1<br>(166 MHz) |        | Cor<br>(133 | Unit  |     |
|--------------|-----------------------------------------------------------------------|-----------------------|--------|-------------|-------|-----|
| Clock Signal | Description                                                           | Min                   | Max    | Min         | Max   |     |
| CM: CORE_CLK | Output of clock manager (CM), generated directly from DPLL3.          | -                     | 332    | -           | 266   | MHz |
| CM: L3_ICLK  | Output of clock manager (CM), generated using DPLL3.                  | -                     | 166    | -           | 133   | MHz |
| CM: L4_ICLK  | Output of clock manager (CM), generated using CM L3_ICLK and divider. | -                     | 83     | -           | 66.5  | MHz |
| SGX          | SGX input clock, taken from CM CORE_CLK.                              | -                     | 110.67 | -           | 88.67 | MHz |
| SDRC         | SDRC input clock, taken from CM L3_ICLK.                              | -                     | 166    | -           | 133   | MHz |
| GPMC         | GPMC input clock, taken from CM L3_ICLK.                              | -                     | 83     | -           | 66.5  | MHz |

Table 4-18. DPLL3 Clock Frequency Ranges, VDD2 OPP2

|              |                                                              |     | fig 1<br>MHz) |     | fig 2<br>MHz) | Unit |
|--------------|--------------------------------------------------------------|-----|---------------|-----|---------------|------|
| Clock Signal | Description                                                  | Min | Max           | Min | Max           |      |
| CM: CORE_CLK | Output of clock manager (CM), generated directly from DPLL3. | -   | 166           | -   | 200           | MHz  |
| CM: L3_ICLK  | Output of clock manager (CM), generated using DPLL3.         | =   | 83            | -   | 100           | MHz  |

<sup>(2)</sup> Cannot boot in OPP1. If OPP1 is desired, boot in higher OPP then switch to OPP1.

<sup>(2)</sup> Cannot boot in OPP1. If OPP1 is desired, boot in higher OPP then switch to OPP1.



## Table 4-18. DPLL3 Clock Frequency Ranges, VDD2 OPP2 (continued)

|              |                                                                       | Config 1<br>(83 MHz) |       | Config 2<br>(100 MHz) |       | Unit |
|--------------|-----------------------------------------------------------------------|----------------------|-------|-----------------------|-------|------|
| Clock Signal | Description                                                           | Min                  | Max   | Min                   | Max   |      |
| CM: L4_ICLK  | Output of clock manager (CM), generated using CM L3_ICLK and divider. | -                    | 41.5  | -                     | 50    | MHz  |
| SGX          | SGX input clock, taken from CM CORE_CLK.                              | -                    | 55.53 | -                     | 66.67 | MHz  |
| SDRC         | SDRC input clock, taken from CM L3_ICLK.                              | -                    | 83    | -                     | 100   | MHz  |
| GPMC         | GPMC input clock, taken from CM L3_ICLK.                              | -                    | 41.5  | -                     | 50    | MHz  |

## Table 4-19. DPLL3 Clock Frequency Ranges, VDD2 OPP1<sup>(1)</sup>

|              |                                                                       |     | nfig 1<br>MHz) | Con<br>(50 l | Unit |     |
|--------------|-----------------------------------------------------------------------|-----|----------------|--------------|------|-----|
| Clock Signal | Description                                                           | Min | Max            | Min          | Max  |     |
| CM: CORE_CLK | Output of clock manager (CM), generated directly from DPLL3.          | -   | 83             | -            | 100  | MHz |
| CM: L3_ICLK  | Output of clock manager (CM), generated using DPLL3.                  | -   | 41.5           | -            | 50   | MHz |
| CM: L4_ICLK  | Output of clock manager (CM), generated using CM L3_ICLK and divider. | -   | 20.75          | -            | 25   | MHz |
| SGX          | SGX input clock, taken from CM CORE_CLK.                              | -   | N/A            | -            | N/A  | MHz |
| SDRC         | SDRC input clock, taken from CM L3_ICLK.                              | -   | 41.5           | -            | 50   | MHz |
| GPMC         | GPMC input clock, taken from CM L3_ICLK.                              | -   | 41.5           | -            | 25   | MHz |

<sup>(1)</sup> Cannot boot in OPP1. If OPP1 is desired, boot in higher OPP then switch to OPP1.

Table 4-20 summarizes the DLL characteristics.

## **Table 4-20. DLL Characteristics**

| PARAMETER                            | MIN  | NOM | MAX  | UNIT   | COMMENTS                          |
|--------------------------------------|------|-----|------|--------|-----------------------------------|
| Supply voltage vdds_dpll_dll         | 1.71 | 1.8 | 1.89 | V      |                                   |
| Junction operating temperature       | -40  | 25  | 105  | °C     |                                   |
| Input clock frequency                | 66   | 120 | 133  | MHz    | APPLICATION MODE 0                |
|                                      | 83   | 120 | 166  |        | APPLICATION MODE 1                |
| Input load <sup>(1)</sup>            |      |     | 15   | fF     |                                   |
| Lock time <sup>(2)</sup>             |      |     | 500  | Clocks |                                   |
| Relock time                          |      |     | 500  | ns     | IDLE to MODEMAXDELAY              |
| (Mode transitions through idle mode) |      | 150 | 372  | Clocks | IDLE to APPLICATION MODE 1 or 0   |
|                                      |      | 1   | 2    | μs     | IDLE to APPLICATION MODE @133 MHz |
|                                      |      | 1   | 1.5  | μs     | IDLE to APPLICATION MODE @166 MHz |

<sup>(1)</sup> This parameter is design goal and is not tested on silicon.

<sup>(2)</sup> Lock signal would go high from power down within 500 clocks. Lock signal switches to low state when the input clock is switched off after 3 µs.



### 4.3.4 DPLL and DLL Noise Isolation

The DPLL and DLL require dedicated power supply pins to isolate the core analog circuit from the switching noise generated by the core logic that can cause jitter on the clock output signal. Guard rings are added to the cell to isolate it from substrate noise injection.

The vdd supplies are the most sensitive to noise; decoupling capacitance is recommended below the supply rails. The maximum input noise level allowed is 30 mV<sub>PP</sub> for frequencies below 1 MHz.

Figure 4-10 illustrates an example of a noise filter.



Figure 4-10. DPLL and DLL Noise Filter

Table 4-21 specifies the noise filter requirements.

Table 4-21. DPLL and DLL Noise Filter Requirements

| NAME                | MIN | TYP | MAX | UNIT |
|---------------------|-----|-----|-----|------|
| Filtering capacitor |     | 100 |     | nF   |

- (1) The capacitors must be inserted between power and ground as close as possible.
- (2) This circuit is provided only as an example.
- (3) The filter must be located as close as possible to the device.
- (4) No filtering required if noise is below 10 mV  $_{PP}$ .



#### 5 VIDEO DAC SPECIFICATIONS

A dual-display interface equips the OMAP3530/25 processor. This display subsystem provides the necessary control signals to interface the memory frame buffer directly to the external displays (TV-set). Two (one per channel) 10-bit current steering DACs are inserted between the DSS and the TV set to generate the video analog signal. One of the video DACs also includes TV detection and power-down mode. Figure 5-1 illustrates the OMAP3530/25 DAC architecture. For more information, see the DSS chapter of the *OMAP35x Technical Reference Manual (TRM)* [literature number SPRUF98].



Figure 5-1. Video DAC Architecture

The following paragraphs detail the 10-bit DAC interface pinout, static and dynamic specifications, and noise requirements. The operating conditions and absolute maximum ratings are detailed in Table 5-2 and Table 5-4.

## 5.1 Interface Description

Table 5-1 summarizes the external pins of the video DAC.

Table 5-1. External Pins of 10-bit Video DAC

| PIN NAME | I/O | DESCRIPTION                |                                                                                                                                                                                                                   |
|----------|-----|----------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| tv_out1  | 0   | TV analog output composite | DAC1 video output. An external resistor is connected between this node and tv_vfb1. The nominal value of ROUT1 is 1650 $\Omega$ . Finally, note that this is the output node that drives the load (75 $\Omega$ ). |

VIDEO DAC SPECIFICATIONS

www.ti.com

# Table 5-1. External Pins of 10-bit Video DAC (continued)

| PIN NAME | I/O | DESCRIPTION                                    |                                                                                                                                                                                                                   |
|----------|-----|------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| tv_out2  | 0   | TV analog output S-VIDEO                       | DAC2 video output. An external resistor is connected between this node and tv_vfb2. The nominal value of ROUT2 is 1650 $\Omega$ . Finally, note that this is the output node that drives the load (75 $\Omega$ ). |
| tv_vref  | I   | Reference output voltage from internal bandgap | A decoupling capacitor (CBG) needs to be connected for optimum performance.                                                                                                                                       |
| tv_vfb1  | 0   | Amplifier feedback node                        | Amplifier feedback node. An external resistor is connected between this node and tv_out1. The nominal value of ROUT1 is 1650 $\Omega$ (1%).                                                                       |
| tv_vfb2  | 0   | Amplifier feedback node                        | Amplifier feedback node. An external resistor is connected between this node and tv_out2. The nominal value of ROUT2 is 1650 $\Omega$ (1%).                                                                       |



#### 5.2 **Electrical Specifications Over Recommended Operating Conditions**

(T<sub>MIN</sub> to T<sub>MAX</sub>, vdda\_dac = 1.8 V, R<sub>OUT1/2</sub> = 1650  $\Omega$ , R<sub>LOAD</sub> = 75  $\Omega$ , unless otherwise noted)

### Table 5-2. DAC - Static Electrical Specification

|                             | PARAMETER                                   | CONDITIONS/ASSUMPTIONS                                                                 | MIN   | TYP  | MAX   | UNIT  |
|-----------------------------|---------------------------------------------|----------------------------------------------------------------------------------------|-------|------|-------|-------|
| R                           | Resolution                                  |                                                                                        |       | 10   |       | Bits  |
| DC ACCURAC                  | CY                                          |                                                                                        |       |      |       |       |
| INL <sup>(1)</sup>          | Integral nonlinearity                       |                                                                                        | -1    |      | 1     | LSB   |
| DNL <sup>(2)</sup>          | Differential nonlinearity                   |                                                                                        | -1    |      | 1     | LSB   |
| ANALOG OUT                  | <b>PUT</b>                                  |                                                                                        |       |      | •     | •     |
| -                           | Full-scale output voltage                   | $R_{LOAD} = 75 \Omega$                                                                 | 0,7   | 0.88 | 1     | V     |
| -                           | Output offset voltage                       |                                                                                        |       | 50   |       | mV    |
| -                           | Output offset voltage drift                 |                                                                                        |       | 20   |       | mV/°C |
| -                           | Gain error                                  |                                                                                        | -17   |      | 19    | % FS  |
| R <sub>VOUT</sub>           | Output impedance                            |                                                                                        | 67.5  | 75   | 82.5  | Ω     |
| REFERENCE                   |                                             |                                                                                        |       |      | •     | •     |
| $V_{REF}$                   | Reference voltage range                     |                                                                                        | 0.525 | 0.55 | 0.575 | V     |
| -                           | Reference noise density                     | 100-kHz reference noise bandwidth                                                      |       | 129  |       |       |
| R <sub>SET</sub>            | Full-scale current adjust resistor          |                                                                                        | 3700  | 4000 | 4200  | Ω     |
| P <sub>SRR</sub>            | Reference PSRR <sup>(3)</sup> (Up to 6 MHz) |                                                                                        |       | 40   |       | dB    |
| POWER CON                   | SUMPTION                                    |                                                                                        |       |      | •     | •     |
| I <sub>vdda-up</sub>        | Analog Supply Current <sup>(4)</sup>        | 2 channels, no load                                                                    |       | 8    |       | mA    |
| -                           | Analog supply driving a 75-Ω load (RMS)     | 2 channels                                                                             |       | 50   |       | mA    |
| I <sub>vdda-up</sub> (peak) | Peak analog supply current:                 | Lasts less than 1 ns                                                                   |       | 60   |       | mA    |
| I <sub>vdd-up</sub>         | Digital supply current <sup>(5)</sup>       | Measured at f <sub>CLK</sub> = 54 MHz, f <sub>OUT</sub> = 2 MHz sine wave, vdd = 1.3 V |       | 2    |       | mA    |
| I <sub>vdd-up (peak)</sub>  | Peak digital supply current (6)             | Lasts less than 1 ns                                                                   |       | 2.5  |       | mA    |
| I <sub>vdda-down</sub>      | Analog power at power-down                  | T = 30°C, vdda = 1.8 V                                                                 |       | 1.5  |       | mA    |
| I <sub>vdd-down</sub>       | Digital power at power-down                 | T = 30°C, vdd = 1.3 V                                                                  |       | 1    |       | mA    |

The INL is measured at the output of the DAC (accessible at an external pin during bypass mode).

The DNL is measured at the output of the DAC (accessible at an external pin during bypass mode).

Assuming a capacitor of 0.1 µF at the tv\_ref node.

The analog supply current  $I_{vdda}$  is directly proportional to the full-scale output current IFS and is insensitive to  $f_{CLK}$ . The digital supply current  $I_{vDD}$  is dependent on the digital input waveform, the DAC update rate  $f_{CLK}$ , and the digital supply VDD.

The peak digital supply current occurs at full-scale transition for duration less than 1 ns.



 $(T_{MIN} \text{ to } T_{MAX}, \text{ vdda\_dac} = 1.8 \text{ V}, R_{OUT1/2} = 1650 \Omega, R_{LOAD} = 75 \Omega, \text{ unless otherwise noted})$ 

### Table 5-3. Video DAC - Dynamic Electrical Specification

|                                 | PARAMETER                                         | CONDITIONS/ASSUMPTIONS                                                                | MIN | TYP               | MAX | UNIT |
|---------------------------------|---------------------------------------------------|---------------------------------------------------------------------------------------|-----|-------------------|-----|------|
| f <sub>CLK</sub> <sup>(1)</sup> | Output update rate                                | Equal to input clock frequency                                                        |     | 54                |     | MHz  |
|                                 | Clock jitter                                      | rms clock jitter required in order to assure 10-bit accuracy                          |     |                   | 40  | ps   |
|                                 | Attenuation at 5.1 MHz                            | Corner frequency for signal                                                           | 0.1 | 0.5               | 1.5 | dB   |
|                                 | Attenuation at 54 MHz <sup>(1)</sup>              | Image frequency                                                                       | 25  | 30                | 33  | dB   |
| t <sub>ST</sub>                 | Output settling time                              | Time from the start of the output transition to output within ± 1 LSB of final value. |     | 85                |     | ns   |
| t <sub>Rout</sub>               | Output rise time                                  | Measured from 10% to 90% of full-scale transition                                     |     | 25                |     | ns   |
| t <sub>Fout</sub>               | Output fall time                                  | Measured from 10% to 90% of full-scale transition                                     |     | 25                |     | ns   |
| BW                              | Signal bandwidth                                  |                                                                                       |     | 6                 |     | MHz  |
|                                 | Differential gain (2)                             |                                                                                       |     | 1.5%              |     |      |
|                                 | Differential phase (2)                            |                                                                                       |     | 1                 |     | deg. |
| SFDR                            | Within bandwidth                                  | f <sub>CLK</sub> = 54 MHz, f <sub>OUT</sub> = 1 MHz                                   |     | 45                |     | dB   |
| SNR                             | Signal-to-noise ratio<br>1 kHz to 6 MHz bandwidth | f <sub>CLK</sub> = 54 MHz, f <sub>OUT</sub> = 1 MHz                                   |     | 55 <sup>(3)</sup> |     | dB   |
| PSRR                            | Power supply rejection ratio                      | Up to 6 MHz                                                                           |     | 20(4)             |     | dB   |
| Crosstalk                       | Between the two video channels                    |                                                                                       |     | -50               | -40 | dB   |

<sup>(1)</sup> For internal input clock information, For more information, see the DSS chapter of the *OMAP35x Technical Reference Manual (TRM)* [literature number <a href="SPRUF98">SPRUF98</a>].

<sup>(2)</sup> The differential gain and phase value is for dc coupling. Note that there is degradation for the ac coupling.

<sup>(3)</sup> The SNR value is for dc coupling. Note that there is a 6-dB degradation for ac coupling.

<sup>(4)</sup> The PSSR value is for dc coupling. Note that there is a 10-dB degradation for ac coupling.



## 5.3 Analog Supply (vdda\_dac) Noise Requirements

In order to assure 10-bit accuracy of the DAC analog output, the analog supply vdda\_dac has to meet the noise requirements stated in this section.

The DAC Power Supply Rejection Ratio is defined as the relative variation of the full-scale output current divided by the supply variation. Thus, it is expressed in percentage of Full-Scale Range (FSR) per volt of

$$PSRR_{DAC} = \frac{100 \cdot \frac{\Delta I_{OUT}}{I_{OUTFS}}}{V_{AC}} \qquad \left[ \% FSR / V \right]$$

supply variation as shown in the following equation:

Depending on frequency, the PSRR is defined in Table 5-4.

Table 5-4. Video DAC – Power Supply Rejection Ratio

| Supply Noise Frequency | PSRR % FSR/V                                                                  |
|------------------------|-------------------------------------------------------------------------------|
| 0 to 100 kHz           | 1                                                                             |
| > 100 kHz              | The rejection decreases 20 dB/dec. Example: at 1 MHz the PSRR is 10% of FSR/V |

A graphic representation is shown in Figure 5-2.



Figure 5-2. Video DAC - Power Supply Rejection Ratio

To ensure that the DAC SFDR specification is met, the PSRR values and the clock jitter requirements translate to the following limits on vdda dac (for the Video DAC).

The maximum peak-to-peak noise on vdda (ripple) is defined in Table 5-5:

Table 5-5. Video DAC – Maximum Peak-to-Peak Noise on vdda\_dac

| Tone Frequency | Maximum Peak-to-Peak Noise on vdda_dac                       |
|----------------|--------------------------------------------------------------|
| 0 to 100 kHz   | < 30 mVpp                                                    |
| > 100 kHz      | Decreases 20 dB/dec. Example: at 1 MHz the maximum is 3 mVpp |

The maximum noise spectral density (white noise) is defined in Table 5-6:

Table 5-6. Video DAC – Maximum Noise Spectral Density

| Supply Noise Bandwidth | Maximum Supply Noise Density                                                                     |
|------------------------|--------------------------------------------------------------------------------------------------|
| 0 to 100 kHz           | < 20 μV / √Hz                                                                                    |
| > 100 kHz              | Decreases 20 dB/dec. Example: at 1 MHz the maximum noise density is 2 $\mu$ / $\sqrt{\text{Hz}}$ |

VIDEO DAC SPECIFICATIONS



Because the DAC PSRR deteriorates at a rate of 20 dB/dec after 100 kHz, it is highly recommended to have vdda\_dac low pass filtered (proper decoupling) (see the illustrated application: Section 5.4, External Component Value Choice).

### 5.4 External Component Value Choice

The full-scale output voltage  $V_{\text{OUTMAX}}$  is regulated by the reference amplifier, and is set by an internal resistor  $R_{\text{SET}}$ .  $I_{\text{OUTMAX}}$  can be expressed as:

$$I_{OUTMAX} = I_{REF} / 8 * (63 + 15/16)$$
 (1)

Where:

$$V_{REF} = 0.55V \tag{2}$$

$$I_{REF} = V_{REF}/(2^* R_{SET})$$
 (3)

The output current  $I_{OUT}$  appearing at DAC output is a function of both the input code and  $I_{OUTMAX}$  and can be expressed as:

$$I_{OUT} = (DAC\_CODE/1023) * I_{OUTMAX}$$
(4)

Where:

DAC\_CODE = 0 to 1023 is the DAC input code in decimal. (5)

The output voltage is:

$$V_{OUT} = I_{OUT} *N* R_{CABLE}$$
 (6)

Where:

$$(N = amplifier gain = 21) (7)$$

$$R_{CABLE} = 75 \Omega$$
 (cable typical impedance) (8)

The TV-out buffer requires a per channel external resistors:  $R_{OUT1/2}$ . The equation below can be used to select different resistor values (if necessary):

$$R_{OUT} = (N+1) R_{CABLE} = 1650 \Omega$$
 (9)

Recommended parameter values are:

Table 5-7. Video DAC – Recommended External Components Values

|                     | Recommended Value | UNIT |  |  |
|---------------------|-------------------|------|--|--|
| $C_{BG}$            | 100               | nF   |  |  |
| R <sub>OUT1/2</sub> | 1650              | Ω    |  |  |

In order to limit the reference noise bandwidth and to suppress transients on  $V_{REF}$ , it is necessary to connect a large decoupling capacitor  $\mathbb{O}_{BG}$ ) between the tv\_vref and vssa\_dac pins.



#### 6 TIMING REQUIREMENTS AND SWITCHING CHARACTERISTICS

### 6.1 Timing Test Conditions

All timing requirements and switching characteristics are valid over the recommended operating conditions of , unless otherwise specified.

### 6.2 Interface Clock Specifications

### 6.2.1 Interface Clock Terminology

The Interface clock is used at the system level to sequence the data and/or control transfers accordingly with the interface protocol.

### 6.2.2 Interface Clock Frequency

The two interface clock characteristics are:

- The maximum clock frequency
- The maximum operating frequency

The interface clock frequency documented in this document is the maximum clock frequency, which corresponds to the maximum frequency programmable on this output clock. This frequency defines the maximum limit supported by the OMAP3530/25 IC and doesn't take into account any system consideration (PCB, peripherals).

The system designer will have to consider these system considerations and OMAP3530/25 IC timings characteristics as well, to define properly the maximum operating frequency, which corresponds to the maximum frequency supported to transfer the data on this interface.

## 6.2.3 Clock Jitter Specifications

Jitter is a phase noise, which may alter different characteristics of a clock signal. The jitter specified in this document is the time difference between the typical cycle period and the actual cycle period affected by noise sources on the clock. The cycle (or period) jitter terminology identifies this type of jitter.





Max. Cycle Jitter = Max (Ti)

Min. Cycle Jitter = Min (T<sub>i</sub>)

Jitter Standard Deviation (or rms Jitter) = Standard Deviation (Ti)

030-020

Figure 6-1. Cycle (or Period) Jitter

## 6.2.4 Clock Duty Cycle Error

The duty cycle error is the ratio between either the high-level pulse duration or the low-level pulse duration and the cycle time of a clock signal.



## 6.3 Timing Parameters

The timing parameter symbols used in the timing requirement and switching characteristic tables are created in accordance with JEDEC Standard 100. To shorten the symbols, some pin names and other related terminologies have been abbreviated as follows:

**Table 6-1. Timing Parameters** 

| LOWERCASE SUBSCRIPTS |                                        |  |  |  |  |  |  |
|----------------------|----------------------------------------|--|--|--|--|--|--|
| Symbols              | Parameter                              |  |  |  |  |  |  |
| С                    | Cycle time (period)                    |  |  |  |  |  |  |
| d                    | Delay time                             |  |  |  |  |  |  |
| dis                  | Disable time                           |  |  |  |  |  |  |
| en                   | Enable time                            |  |  |  |  |  |  |
| h                    | Hold time                              |  |  |  |  |  |  |
| su                   | Setup time                             |  |  |  |  |  |  |
| START                | Start bit                              |  |  |  |  |  |  |
| t                    | Transition time                        |  |  |  |  |  |  |
| V                    | Valid time                             |  |  |  |  |  |  |
| w                    | Pulse duration (width)                 |  |  |  |  |  |  |
| X                    | Unknown, changing, or don't care level |  |  |  |  |  |  |
| Н                    | High                                   |  |  |  |  |  |  |
| L                    | Low                                    |  |  |  |  |  |  |
| V                    | Valid                                  |  |  |  |  |  |  |
| IV                   | Invalid                                |  |  |  |  |  |  |
| AE                   | Active Edge                            |  |  |  |  |  |  |
| FE                   | First Edge                             |  |  |  |  |  |  |
| LE                   | Last Edge                              |  |  |  |  |  |  |
| Z                    | High impedance                         |  |  |  |  |  |  |



## 6.4 External Memory Interfaces

The OMAP3530/25 processor includes the following external memory interfaces:

- General-purpose memory controller (GPMC)
- SDRAM controller (SDRC)

### 6.4.1 General-Purpose Memory Controller (GPMC)

The GPMC is the OMAP3530/25 unified memory controller used to interface external memory devices such as:

- Asynchronous SRAM-like memories and ASIC devices
- · Asynchronous page mode and synchronous burst NOR flash
- NAND flash

### 6.4.1.1 GPMC/NOR Flash Interface Synchronous Timing

Table 6-3 and Table 6-4 assume testing over the recommended operating conditions (see Figure 6-2 through Figure 6-5) and electrical characteristic conditions.

Table 6-2. GPMC/NOR Flash Synchronous Mode Timing Conditions

| TIMIN             | G CONDITION PARAMETER   | VALUE | UNIT |  |  |  |  |  |
|-------------------|-------------------------|-------|------|--|--|--|--|--|
| Input Conditions  |                         |       |      |  |  |  |  |  |
| t <sub>R</sub>    | Input signal rise time  | 1.8   | ns   |  |  |  |  |  |
| t <sub>F</sub>    | Input signal fall time  | 1.8   | ns   |  |  |  |  |  |
| Output Conditions |                         |       |      |  |  |  |  |  |
| C <sub>LOAD</sub> | Output load capacitance | 15.94 | pF   |  |  |  |  |  |

Table 6-3. GPMC/NOR Flash Interface Timing Requirements – Synchronous Mode<sup>(1)</sup>

| NO. | PARAMETER                   |                                                                  | OF  | OPP3 |     | OPP2 |     | OPP1 <sup>(2)</sup> |    |
|-----|-----------------------------|------------------------------------------------------------------|-----|------|-----|------|-----|---------------------|----|
|     |                             |                                                                  | MIN | MAX  | MIN | MAX  | MIN | MAX                 |    |
| F12 | $t_{su(DV\text{-CLKH})}$    | Setup time, read gpmc_d[15:0] valid before gpmc_clk high         | 1.9 |      | 1.9 |      | 3.2 |                     | ns |
| F13 | t <sub>h(CLKH-DV)</sub>     | Hold time, read gpmc_d[15:0] valid after gpmc_clk high           | 1.9 |      | 1.9 |      | 1.9 |                     | ns |
| F21 | t <sub>su(WAITV-CLKH)</sub> | Setup time, gpmc_waitx <sup>(3)</sup> valid before gpmc_clk high | 1.9 |      | 1.9 |      | 3.2 |                     | ns |
| F22 | t <sub>h(CLKH-WAITV)</sub>  | Hold Time, gpmc_waitx <sup>(3)</sup> valid after gpmc_clk high   | 2.5 |      | 2.5 |      | 2.5 |                     | ns |

<sup>(1)</sup> For VDD2 (vdd\_core) OPP voltages, see Section 3.3, Recommended Operating Conditions.

Table 6-4. GPMC/NOR Flash Interface Switching Characteristics – Synchronous Mode

| NO. | PARAMETER            |                                                    | 1.1       | 1.15 V    |           | 1.0 V     |           | 0.9 V     |    |
|-----|----------------------|----------------------------------------------------|-----------|-----------|-----------|-----------|-----------|-----------|----|
|     |                      |                                                    | MIN       | MAX       | MIN       | MAX       | MIN       | MAX       |    |
| F0  | t <sub>c(CLK)</sub>  | Cycle time(15), output clock gpmc_clk period       | 10        |           | 12.05     |           | 25        |           | ns |
| F1  | t <sub>w(CLKH)</sub> | Typical pulse duration, output clock gpmc_clk high | 0.5 P(12) | 0.5 P(12) | 0.5 P(12) | 0.5 P(12) | 0.5 P(12) | 0.5 P(12) | ns |
| F1  | t <sub>w(CLKL)</sub> | Typical pulse duration, output clock gpmc_clk low  | 0.5 P(12) | 0.5 P(12) | 0.5 P(12) | 0.5 P(12) | 0.5 P(12) | 0.5 P(12) | ns |
|     | t <sub>dc(CLK)</sub> | Duty cycle error, output clk gpmc_clk              | -500      | 500       | -602      | 602       | -1250     | 1250      | ps |

TIMING REQUIREMENTS AND SWITCHING CHARACTERISTICS

<sup>(2)</sup> Cannot boot in OPP1. If OPP1 is desired, boot in higher OPP then switch to OPP1.

<sup>(3)</sup> Wait monitoring support is limited to a WaitMonitoringTime value > 0. For a full description of wait monitoring feature, see the *OMAP35x Technical Reference Manual* (literature number SPRUF988).

www.ti.com

# Table 6-4. GPMC/NOR Flash Interface Switching Characteristics – Synchronous Mode (continued)

| NO. | PARAMETER                                            |                                                                               |                                              | 1.15 V      |             | 1.0         | ) V         | 0.9         | UNIT        |    |
|-----|------------------------------------------------------|-------------------------------------------------------------------------------|----------------------------------------------|-------------|-------------|-------------|-------------|-------------|-------------|----|
|     |                                                      |                                                                               |                                              | MIN         | MAX         | MIN         | MAX         | MIN         | MAX         |    |
|     | t <sub>j(CLK)</sub>                                  | Jitter standard deviation(16), output gpmc_clk                                | put clock                                    |             | 33.3        |             | 33.3        |             | 33.3        | ps |
|     | t <sub>R(CLK)</sub> Rise time, output clock gpmc_clk |                                                                               |                                              | 1.6         |             | 2           |             | 2           | ns          |    |
|     | t <sub>F(CLK)</sub>                                  | Fall time, output of gpmc_clk                                                 | lock                                         |             | 1.6         |             | 2           |             | 2           | ns |
|     | t <sub>R(DO)</sub>                                   | Rise time, output                                                             | data                                         |             | 2           |             | 2           |             | 2           | ns |
|     | t <sub>F(DO)</sub>                                   | Fall time, output d                                                           | lata                                         |             | 2           |             | 2           |             | 2           | ns |
| F2  | t <sub>d(CLKH-nCSV)</sub>                            | Delay time, gpmc_rising edge to gpmc_ncsx(11) tra                             |                                              | F(6) - 1.9  | F(6) + 3.3  | F(6) - 1.8  | F(6) + 4.1  | F(6) - 2.6  | F(6) + 4.9  | ns |
| F3  | t <sub>d(CLKH-nCSIV)</sub>                           | Delay time, gpmc_rising edge to gpmc_ncsx(11) in                              |                                              | E(5) - 1.9  | E(5) + 3.3  | E(5) - 1.8  | E(5) + 4.1  | E(5) – 2.6  | E(5) + 4.9  | ns |
| F4  | t <sub>d(ADDV-CLK)</sub>                             | Delay time, addre valid to gpmc_clk edge                                      |                                              | B(2) - 4.1  | B(2) + 2.1  | B(2) - 4.1  | B(2) + 2.1  | B(2) - 4.9  | B(2) + 2.6  | ns |
| F5  | t <sub>d(CLKH-ADDIV)</sub>                           | Delay time, gpmc<br>rising edge to<br>gpmc_a[16:1] inva                       |                                              | -2.1        |             | -2.1        |             | -2.6        |             | ns |
| F6  | t <sub>d(nBEV-CLK)</sub>                             | Delay time,<br>gpmc_nbe0_cle,<br>gpmc_nbe1 valid to<br>gpmc_clk first edge    |                                              | B(2) - 1.1  | B(2) + 2.1  | B(2) - 0.9  | B(2) + 1.9  | B(2) - 2.6  | B(2) + 2.6  | ns |
| F7  | t <sub>d(CLKH-nBEIV)</sub>                           | Delay time, gpmc_clk<br>rising edge to<br>gpmc_nbe0_cle,<br>gpmc_nbe1 invalid |                                              | D(4) - 2.1  | D(4) + 1.1  | D(4) - 1.9  | D(4) + 0.9  | D(4) - 2.6  | D(4) + 2.6  | ns |
| F8  | t <sub>d(CLKH-nADV)</sub>                            | Delay time, gpmc_rising edge to gpmc_nadv_ale tr                              | _                                            | G(7) - 1.9  | G(7) + 4.1  | G(7) – 2.1  | G(7) + 4.1  | G(7) – 2.6  | G(7) + 4.9  | ns |
| F9  | t <sub>d(CLKH-nADVIV)</sub>                          | Delay time, gpmc_rising edge to gpmc_nadv_ale in                              |                                              | D(4) - 1.9  | D(4) + 4.1  | D(4) - 2.1  | D(4) + 4.1  | D(4) - 2.6  | D(4) + 4.9  | ns |
| F10 | t <sub>d(CLKH-nOE)</sub>                             | Delay time, gpmc rising edge to gpn transition                                |                                              | H(8) – 2.1  | H(8) + 2.1  | H(8) – 2.1  | H(8) + 2.1  | H(8) – 2.6  | H(8) + 4.9  | ns |
| F11 | t <sub>d(CLKH-nOEIV)</sub>                           | Delay time, gpcm<br>edge to gpmc_no                                           |                                              | E(5) - 2.1  | E(5) + 2.1  | E(5) – 2.1  | E(5) + 2.1  | E(5) – 2.6  | E(5) + 4.9  | ns |
| F14 | t <sub>d(CLKH-nWE)</sub>                             | Delay time, gpmc<br>rising edge to gpn<br>transition                          |                                              | I(9) - 1.9  | I(9) + 4.1  | I(9) – 2.1  | I(9) + 4.1  | I(9) - 2.6  | I(9) + 4.9  | ns |
| F15 | t <sub>d(CLKH-Data)</sub>                            |                                                                               | Delay time, gpmc_clk rising edge to data bus |             | J(10) + 1.1 | J(10) - 1.9 | J(10) + 0.9 | J(10) - 2.6 | J(10) + 2.6 | ns |
| F17 | t <sub>d(CLKH-nBE)</sub>                             |                                                                               |                                              | J(10) - 2.1 | J(10) + 1.1 | J(10) - 1.9 | J(10) + 0.9 | J(10) - 2.6 | J(10) + 2.6 | ns |
| F18 | t <sub>W(nCSV)</sub>                                 | Pulse duration,                                                               | Read                                         | A(1)        |             | A(1)        |             | A(1)        |             | ns |
|     | , ,                                                  | gpmc_ncsx(11)<br>low                                                          | Write                                        | A(1)        |             | A(1)        |             | A(1)        |             | ns |
| F19 | $t_{W(nBEV)}$                                        | Pulse duration,                                                               | Read                                         | C(3)        |             | C(3)        |             | C(3)        |             | ns |
|     |                                                      | gpmc_nbe0_cle,<br>gpmc_nbe1 low                                               | Write                                        | C(3)        |             | C(3)        |             | C(3)        |             | ns |
| F20 | $t_{W(nADVV)}$                                       | Pulse duration,                                                               | Read                                         | K(13)       |             | K(13)       |             | K(13)       |             | ns |
|     |                                                      | gpmc_nadv_ale Wr                                                              | Write                                        | K(13)       |             | K(13)       |             | K(13)       |             | ns |



## Table 6-4. GPMC/NOR Flash Interface Switching Characteristics – Synchronous Mode (continued)

| NO. |                            | 1.15 V                                                                    |                | 1.0            | ) V            | 0.9            | UNIT           |                |    |
|-----|----------------------------|---------------------------------------------------------------------------|----------------|----------------|----------------|----------------|----------------|----------------|----|
|     |                            |                                                                           | MIN            | MAX            | MIN            | MAX            | MIN            | MAX            |    |
| F23 | t <sub>d(CLKH-IODIR)</sub> | Delay time, gpmc_clk<br>rising edge to gpmc_io_dir<br>high (IN direction) | H(8) - 2.1     | H(8) + 4.1     | H(8) - 2.1     | H(8) + 4.1     | H(8) - 2.6     | H(8) + 4.9     | ns |
| F24 | t <sub>d(CLKH-IODIV)</sub> | Delay time, gpmc_clk<br>rising edge to gpmc_io_dir<br>low (OUT direction) | M(17) –<br>2.1 | M(17) +<br>4.1 | M(17) –<br>2.1 | M(17) +<br>4.1 | M(17) –<br>2.6 | M(17) +<br>4.9 | ns |

- (1) For single read: A = (CSRdOffTime CSOnTime) \* (TimeParaGranularity + 1) \* GPMC FCLK period For burst read: A = (CSRdOffTime - CSOnTime + (n - 1) \* PageBurstAccessTime) \* (TimeParaGranularity + 1) \* GPMC\_FCLK period For burst write: A = (CSWrOffTime - CSOnTime + (n - 1) \* PageBurstAccessTime) \* (TimeParaGranularity + 1) \* GPMC\_FCLK period with n being the page burst access number.
- (2) B = ClkActivationTime \* GPMC FCLK
- (3) For single read: C = RdCycleTime \* (TimeParaGranularity + 1) \* GPMC\_FCLK For burst read:  $C = (RdCycleTime + (n - 1) * PageBurstAccessTime) * (TimeParaGranularity + 1) * GPMC_FCLK For burst write: <math>C = (WrCycleTime + (n - 1) * PageBurstAccessTime) * (TimeParaGranularity + 1) * GPMC_FCLK with n being the$
- (4) For single read: D = (RdCycleTime AccessTime) \* (TimeParaGranularity + 1) \* GPMC\_FCLK For burst read: D = (RdCycleTime AccessTime) \* (TimeParaGranularity + 1) \* GPMC\_FCLK For burst write: D = (WrCycleTime - AccessTime) \* (TimeParaGranularity + 1) \* GPMC\_FCLK
- (5) For single read: E = (CSRdOffTime AccessTime) \* (TimeParaGranularity + 1) \* GPMC\_FCLK For burst read: E = (CSRdOffTime – AccessTime) \* (TimeParaGranularity + 1) \* GPMC\_FCLK
  For burst write: E = (CSWrOffTime – AccessTime) \* (TimeParaGranularity + 1) \* GPMC\_FCLK
- (6) For nCS falling edge (CS activated):
  - Case GpmcFCLKDivider = 0:
    - F = 0.5 \* CSExtraDelay \* GPMC\_FCLK
  - Case GpmcFCLKDivider = 1:
    - F = 0.5 \* CSExtraDelay \* GPMC\_FCLK if (ClkActivationTime and CSOnTime are odd) or (ClkActivationTime and CSOnTime
    - F = (1 + 0.5 \* CSExtraDelay) \* GPMC\_FCLK otherwise
    - Case GpmcFCLKDivider = 2:
      - F = 0.5 \* CSExtraDelay \* GPMC FCLK if ((CSOnTime ClkActivationTime) is a multiple of 3)
      - F = (1 + 0.5 \* CSExtraDelay) \* GPMC\_FCLK if ((CSOnTime ClkActivationTime 1) is a multiple of 3) F = (2 + 0.5 \* CSExtraDelay) \* GPMC\_FCLK if ((CSOnTime ClkActivationTime 2) is a multiple of 3)
- (7) For ADV falling edge (ADV activated):
  - Case GpmcFCLKDivider = 0:
    - G = 0.5 \* ADVExtraDelay \* GPMC\_FCLK
  - Case GpmcFCLKDivider = 1:
    - G = 0.5 \* ADVExtraDelay \* GPMC\_FCLK if (ClkActivationTime and ADVOnTime are odd) or (ClkActivationTime and ADVOnTime are even)
    - G = (1 + 0.5 \* ADVExtraDelay) \* GPMC\_FCLK otherwise
  - Case GpmcFCLKDivider = 2:
    - G = 0.5 \* ADVExtraDelay \* GPMC\_FCLK if ((ADVOnTime ClkActivationTime) is a multiple of 3)
  - G = (1 + 0.5 \* ADVExtraDelay) \* GPMC\_FCLK if ((ADVOnTime ClkActivationTime 1) is a multiple of 3) G = (2 + 0.5 \* ADVExtraDelay) \* GPMC\_FCLK if ((ADVOnTime ClkActivationTime 2) is a multiple of 3)

#### For ADV rising edge (ADV deactivated) in Reading mode:

- Case GpmcFCLKDivider = 0:
  - G = 0.5 \* ADVExtraDelay \* GPMC\_FCLK
- Case GpmcFCLKDivider = 1:
  - G = 0.5 \* ADVExtraDelay \* GPMC\_FCLK if (ClkActivationTime and ADVRdOffTime are odd) or (ClkActivationTime and ADVRdOffTime are even)
  - G = (1 + 0.5 \* ADVExtraDelay) \* GPMC\_FCLK otherwise
- Case GpmcFCLKDivider = 2:
  - G = 0.5 \* ADVExtraDelay \* GPMC\_FCLK if ((ADVRdOffTime ClkActivationTime) is a multiple of 3)
  - G = (1 + 0.5 \* ADVExtraDelay) \* GPMC\_FCLK if ((ADVRdOffTime ClkActivationTime 1) is a multiple of 3) G = (2 + 0.5 \* ADVExtraDelay) \* GPMC\_FCLK if ((ADVRdOffTime ClkActivationTime 2) is a multiple of 3)

#### For ADV rising edge (ADV deactivated) in Writing mode:

- Case GpmcFCLKDivider = 0:
  - G = 0.5 \* ADVExtraDelay \* GPMC\_FCLK
- Case GpmcFCLKDivider = 1:
  - G = 0.5 \* ADVExtraDelay \* GPMC\_FCLK if (ClkActivationTime and ADVWrOffTime are odd) or (ClkActivationTime and ADVWrOffTime are even)
  - G = (1 + 0.5 \* ADVExtraDelay) \* GPMC\_FCLK otherwise
- Case GpmcFCLKDivider = 2:

www.ti.com

- G = 0.5 \* ADVExtraDelay \* GPMC\_FCLK if ((ADVWrOffTime ClkActivationTime) is a multiple of 3)
- G = (1 + 0.5 \* ADVExtraDelay) \* GPMC\_FCLK if ((ADVWrOffTime ClkActivationTime 1) is a multiple of 3)
- G = (2 + 0.5 \* ADVExtraDelay) \* GPMC\_FCLK if ((ADVWrOffTime ClkActivationTime 2) is a multiple of 3)

#### (8) For OE falling edge (OE activated) / IO DIR rising edge (Data Bus input direction):

- Case GpmcFCLKDivider = 0:
  - H = 0.5 \* OEExtraDelay \* GPMC FCLK
- Case GpmcFCLKDivider = 1:
  - H = 0.5 \* OEExtraDelay \* GPMC\_FCLK if (ClkActivationTime and OEOnTime are odd) or (ClkActivationTime and OEOnTime are even)
  - H = (1 + 0.5 \* OEExtraDelay) \* GPMC\_FCLK otherwise
- Case GpmcFCLKDivider = 2:
  - H = 0.5 \* OEExtraDelay \* GPMC\_FCLK if ((OEOnTime ClkActivationTime) is a multiple of 3)
  - H = (1 + 0.5 \* OEExtraDelay) \* GPMC\_FCLK if ((OEOnTime ClkActivationTime 1) is a multiple of 3)
    H = (2 + 0.5 \* OEExtraDelay) \* GPMC\_FCLK if ((OEOnTime ClkActivationTime 2) is a multiple of 3)

#### For OE rising edge (OE deactivated):

- **GpmcFCLKDivider = 0:** 
  - H = 0.5 \* OEExtraDelay \* GPMC FCLK
- Case GpmcFCLKDivider = 1:
  - H = 0.5 \* OEExtraDelay \* GPMC FC if (ClkActivationTime and OEOffTime are odd) or (ClkActivationTime and OEOffTime are
  - H = (1 + 0.5 \* OEExtraDelay) \* GPMC\_FCLK otherwise
- Case GpmcFCLKDivider = 2:
  - H = 0.5 \* OEExtraDelay \* GPMC\_FCLK if ((OEOffTime ClkActivationTime) is a multiple of 3)
  - H = (1 + 0.5 \* OEExtraDelay) \* GPMC\_FCLK if ((OEOffTime ClkActivationTime 1) is a multiple of 3) H = (2 + 0.5 \* OEExtraDelay) \* GPMC\_FCLK if ((OEOffTime ClkActivationTime 2) is a multiple of 3)
- (9) For WE falling edge (WE activated):
  - Case GpmcFCLKDivider = 0:
    - I = 0.5 \* WEExtraDelay \* GPMC FCLK
  - Case GpmcFCLKDivider = 1:
    - I = 0.5 \* WEExtraDelay \* GPMC FCLK if (ClkActivationTime and WEOnTime are odd) or (ClkActivationTime and WEOnTime are even)
    - I = (1 + 0.5 \* WEExtraDelay) \* GPMC\_FCLK otherwise
  - Case GpmcFCLKDivider = 2:
    - I = 0.5 \* WEExtraDelay \* GPMC FCLK if ((WEOnTime ClkActivationTime) is a multiple of 3)
    - I = (1 + 0.5 \* WEExtraDelay) \* GPMC\_FCLK if ((WEOnTime ClkActivationTime 1) is a multiple of 3)
      I = (2 + 0.5 \* WEExtraDelay) \* GPMC\_FCLK if ((WEOnTime ClkActivationTime 2) is a multiple of 3)

## For WE rising edge (WE deactivated):

- Case GpmcFCLKDivider = 0:
  - I = 0.5 \* WEExtraDelay \* GPMC FCLK
- Case GpmcFCLKDivider = 1:
  - I = 0.5 \* WEExtraDelay \* GPMC FCLK if (ClkActivationTime and WEOffTime are odd) or (ClkActivationTime and WEOffTime are even)
  - I = (1 + 0.5 \* WEExtraDelay) \* GPMC\_FCLK otherwise
- Case GpmcFCLKDivider = 2:
  - I = 0.5 \* WEExtraDelay \* GPMC\_FCLK if ((WEOffTime ClkActivationTime) is a multiple of 3)

  - I = (1 + 0.5 \* WEExtraDelay) \* GPMC\_FCLK if ((WEOffTime ClkActivationTime 1) is a multiple of 3) I = (2 + 0.5 \* WEExtraDelay) \* GPMC\_FCLK if ((WEOffTime ClkActivationTime 2) is a multiple of 3)
- (10) J = GPMC\_FCLK period
- (11) In gpmc\_ncsx, x is equal to 0, 1, 2, 3, 4, 5, 6, or 7. In gpmc\_waitx, x is equal to 0, 1, 2, or 3.
- (12) P = gpmc clk period
- (13) For read: K = (ADVRdOffTime ADVOnTime) \* (TimeParaGranularity + 1) \* GPMC\_FCLK For write: K = (ADVWrOffTime ADVOnTime) \* (TimeParaGranularity + 1) \* GPMC\_FCLK
- (14) GPMC\_FCLK is General-Purpose Memory Controller internal functional clock.
- (15) Related to the gpmc\_clk output clock maximum and minimum frequencies programmable in the I/F module by setting the GPMC\_CONFIG1\_CSx configuration register bit field GpmcFCLKDivider.
- (16) The jitter probability density can be approximated by a Gaussian function.
- (17) M = (RdCycleTime AccessTime) \* (TimeParaGranularity + 1) \* GPMC\_FCLK Above M parameter expression is given as one example of GPMC programming. IO DIR signal will go from IN to OUT after both RdCycleTime and BusTurnAround completion. Behavior of IO direction signal does depend on kind of successive Read/Write accesses performed to Memory and multiplexed or non-multiplexed memory addressing scheme, bus keeping feature enabled or not. IO DIR behavior is automatically handled by GPMC controller. For a full description of the gpmc\_io\_dir feature, see the OMAP35x Technical Reference Manual (TRM) [literature number SPRUF98]





Figure 6-2. GPMC/NOR Flash - Synchronous Single Read - (GpmcFCLKDivider = 0)





Figure 6-3. GPMC/NOR Flash - Synchronous Burst Read - 4x16-bit (GpmcFCLKDivider = 0)





Figure 6-4. GPMC/NOR Flash - Synchronous Burst Write - (GpmcFCLKDivider = 0)





Figure 6-5. GPMC/Multiplexed NOR Flash – Synchronous Burst Read





Figure 6-6. GPMC/Multiplexed NOR Flash - Synchronous Burst Write

#### 6.4.1.2 GPMC/NOR Flash Interface Asynchronous Timing

Table 6-7 and Table 6-8 assume testing over the recommended operating conditions (see Figure 6-7 through Figure 6-12) and electrical characteristic conditions.

Table 6-5. GPMC/NOR Flash Asynchronous Mode Timing Conditions

| TIMINO                   | G CONDITION PARAMETER   | VALUE | UNIT |  |  |  |  |  |  |
|--------------------------|-------------------------|-------|------|--|--|--|--|--|--|
| Input Conditions         |                         |       |      |  |  |  |  |  |  |
| t <sub>R</sub>           | Input signal rise time  | 1.8   | ns   |  |  |  |  |  |  |
| t <sub>F</sub>           | Input signal fall time  | 1.8   | ns   |  |  |  |  |  |  |
| <b>Output Conditions</b> | Output Conditions       |       |      |  |  |  |  |  |  |
| C <sub>LOAD</sub>        | Output load capacitance | 15.94 | pF   |  |  |  |  |  |  |

Table 6-6. GPMC/NOR Flash Interface Asynchronous Timing – Internal Parameters (1) (2)

| NO. | PARAMETER                                                             | 1.1 | 1.15 V |     | 1.0 V |     | 0.9 V |    |
|-----|-----------------------------------------------------------------------|-----|--------|-----|-------|-----|-------|----|
|     |                                                                       | MIN | MAX    | MIN | MAX   | MIN | MAX   |    |
| FI1 | Maximum output data generation delay from internal functional clock   |     | 6.5    |     | 9.1   |     | 13.7  | ns |
| FI2 | Maximum input data capture delay by internal functional clock         |     | 4      |     | 5.6   |     | 8.1   | ns |
| FI3 | Maximum device select generation delay from internal functional clock |     | 6.5    |     | 9.1   |     | 13.7  | ns |
| FI4 | Maximum address generation delay from internal functional clock       |     | 6.5    |     | 9.1   |     | 13.7  | ns |

The internal parameters table must be used to calculate Data Access Time stored in the corresponding CS register bit field.

Internal parameters are referred to the GPMC functional internal clock which is not provided externally. (2)

TIMING REQUIREMENTS AND SWITCHING CHARACTERISTICS

Copyright © 2008-2013, Texas Instruments Incorporated



## Table 6-6. GPMC/NOR Flash Interface Asynchronous Timing – Internal Parameters<sup>(1)</sup> (continued)

| NO. | PARAMETER                                                             | 1.1 | 15 V | 1.  | 0 V | 0.  | 9 V  | UNIT |
|-----|-----------------------------------------------------------------------|-----|------|-----|-----|-----|------|------|
|     |                                                                       | MIN | MAX  | MIN | MAX | MIN | MAX  |      |
| FI5 | Maximum address valid generation delay from internal functional clock |     | 6.5  |     | 9.1 |     | 13.7 | ns   |
| FI6 | Maximum byte enable generation delay from internal functional clock   |     | 6.5  |     | 9.1 |     | 13.7 | ns   |
| FI7 | Maximum output enable generation delay from internal functional clock |     | 6.5  |     | 9.1 |     | 13.7 | ns   |
| FI8 | Maximum write enable generation delay from internal functional clock  |     | 6.5  |     | 9.1 |     | 13.7 | ns   |
| FI9 | Maximum functional clock skew                                         |     | 100  |     | 170 |     | 200  | ps   |

### Table 6-7. GPMC/NOR Flash Interface Timing Requirements – Asynchronous Mode

| NO.                 | F                             | PARAMETER 1.15 V                              |     | 5 V              | 1.0 V |                  | 0.9 V |                  | UNIT             |
|---------------------|-------------------------------|-----------------------------------------------|-----|------------------|-------|------------------|-------|------------------|------------------|
|                     |                               |                                               | MIN | MAX              | MIN   | MAX              | MIN   | MAX              |                  |
| FA5 <sup>(1)</sup>  | t <sub>acc(DAT)</sub>         | Data maximum access time                      |     | H <sup>(2)</sup> |       | H <sup>(2)</sup> |       | H <sup>(2)</sup> | GPMC_FCLK cycles |
| FA20 <sup>(3)</sup> | t <sub>acc1-pgmode(DAT)</sub> | Page mode successive data maximum access time |     | P <sup>(4)</sup> |       | P <sup>(4)</sup> |       | P <sup>(4)</sup> | GPMC_FCLK cycles |
| FA21 <sup>(5)</sup> | t <sub>acc2-pgmode(DAT)</sub> | Page mode first data maximum access time      |     | H <sup>(2)</sup> |       | H <sup>(2)</sup> |       | H <sup>(2)</sup> | GPMC_FCLK cycles |

<sup>(1)</sup> The FA5 parameter illustrates the amount of time required to internally sample input Data. It is expressed in number of GPMC functional clock cycles. From start of read cycle and after FA5 functional clock cycles, input Data is internally sampled by active functional clock edge. FA5 value must be stored inside the AccessTime register bit field.

(2) H = AccessTime \* (TimeParaGranularity + 1)

(4) P = PageBurstAccessTime \* (TimeParaGranularity + 1)

Table 6-8. GPMC/NOR Flash Interface Switching Characteristics – Asynchronous Mode

| NO. | P                           | ARAMETER                                                        |         | 1.1        | 5 V        | 1.0        | ) V        | 0.9        | 9 V        | UNIT |
|-----|-----------------------------|-----------------------------------------------------------------|---------|------------|------------|------------|------------|------------|------------|------|
|     |                             |                                                                 |         | MIN        | MAX        | MIN        | MAX        | MIN        | MAX        |      |
|     | t <sub>R(DO)</sub>          | Rise time, output                                               | ıt data |            | 2.0        |            | 2.0        |            | 2.0        | ns   |
|     | t <sub>F(DO)</sub>          | Fall time, output                                               | data    |            | 2.0        |            | 2.0        |            | 2.0        | ns   |
| FA0 | t <sub>W(nBEV)</sub>        | Pulse duration,                                                 | Read    | N(         | 12)        | N(         | 12)        | N(         | 12)        | ns   |
|     |                             | gpmc_nbe0_cl<br>e, gpmc_nbe1<br>valid time                      | Write   | N(         | 12)        | N(         | 12)        | N(         | 12)        | ns   |
| FA1 | t <sub>W(nCSV)</sub>        | Pulse duration,                                                 | Read    | А          | (1)        | A          | (1)        | A          | (1)        | ns   |
|     | , ,                         | gpmc_ncsx(13)<br>v low                                          | Write   | А          | (1)        | A          | (1)        | A          | (1)        | ns   |
| FA3 | t <sub>d(nCSV-nADVIV)</sub> | Delay time,                                                     | Read    | B(2) - 0.2 | B(2) + 2.0 | B(2) - 0.2 | B(2) + 2.6 | B(2) - 0.2 | B(2) + 3.7 | ns   |
|     |                             | gpmc_ncsx(13) valid to gpmc_nadv_al e invalid                   | Write   | B(2) - 0.2 | B(2) + 2.0 | B(2) - 0.2 | B(2) + 2.6 | B(2) - 0.2 | B(2) + 3.7 | ns   |
| FA4 | t <sub>d(nCSV-nOEIV)</sub>  | Delay time,<br>gpmc_ncsx(13)<br>gpmc_noe inval<br>(Single read) |         | C(3) - 0.2 | C(3) + 2.0 | C(3) - 0.2 | C(3) + 2.6 | C(3) - 0.2 | C(3) + 3.7 | ns   |
| FA9 | t <sub>d(AV-nCSV)</sub>     | Delay time, add<br>bus valid to<br>gpmc_ncsx(13)                |         | J(9) - 0.2 | J(9) + 2.0 | J(9) - 0.2 | J(9) + 2.6 | J(9) - 0.2 | J(9) + 3.7 | ns   |

<sup>(3)</sup> The FA20 parameter illustrates amount of time required to internally sample successive input Page Data. It is expressed in number of GPMC functional clock cycles. After each access to input Page Data, next input Page Data is internally sampled by active functional clock edge after FA20 functional clock cycles. The FA20 value must be stored in the PageBurstAccessTime register bit field.

<sup>(5)</sup> The FA21 parameter illustrates amount of time required to internally sample first input Page Data. It is expressed in number of GPMC functional clock cycles. From start of read cycle and after FA21 functional clock cycles, First input Page Data is internally sampled by active functional clock edge. FA21 value must be stored inside the AccessTime register bit field.



### Table 6-8. GPMC/NOR Flash Interface Switching Characteristics – Asynchronous Mode (continued)

| NO.  | P                          | ARAMETER                                                                   | 1.1            | 5 V            | 1.0            | 0 V            | 0.9            | 9 V            | UNIT |
|------|----------------------------|----------------------------------------------------------------------------|----------------|----------------|----------------|----------------|----------------|----------------|------|
|      |                            |                                                                            | MIN            | MAX            | MIN            | MAX            | MIN            | MAX            |      |
| FA10 | t <sub>d(nBEV-nCSV)</sub>  | Delay time,<br>gpmc_nbe0_cle,<br>gpmc_nbe1 valid to<br>gpmc_ncsx(13) valid | J(9) - 0.2     | J(9) + 2.0     | J(9) - 0.2     | J(9) + 2.6     | J(9) - 0.2     | J(9) + 3.7     | ns   |
| FA12 | t <sub>d(nCSV-nADVV)</sub> | Delay time,<br>gpmc_ncsx(13) valid to<br>gpmc_nadv_ale valid               | K(10) –<br>0.2 | K(10) +<br>2.0 | K(10) –<br>0.2 | K(10) +<br>2.6 | K(10) –<br>0.2 | K(10) +<br>3.7 | ns   |
| FA13 | t <sub>d(nCSV-nOEV)</sub>  | Delay time,<br>gpmc_ncsx(13) valid to<br>gpmc_noe valid                    | L(11) - 0.2    | L(11) + 2.0    | L(11) - 0.2    | L(11) + 2.6    | L(11) - 0.2    | L(11) + 3.7    | ns   |
| FA14 | t <sub>d(nCSV-IODIR)</sub> | Delay time,<br>gpmc_ncsx(13) valid to<br>gpmc_io_dir high                  | L(11) - 0.2    | L(11) + 2.0    | L(11) - 0.2    | L(11) + 2.6    | L(11) - 0.2    | L(11) + 3.7    | ns   |
| FA15 | t <sub>d(nCSV-IODIR)</sub> | Delay time,<br>gpmc_ncsx(13) valid to<br>gpmc_io_dir low                   | M(14) -<br>0.2 | M(14) +<br>2.0 | M(14) –<br>0.2 | M(14) +<br>2.6 | M(14) -<br>0.2 | M(14) +<br>3.7 | ns   |
| FA16 | t <sub>w(AIV)</sub>        | Address invalid<br>duration between 2<br>successive R/W<br>accesses        | G              | (7)            | G              | (7)            | G              | (7)            | ns   |
| FA18 | t <sub>d(nCSV-nOEIV)</sub> | Delay time,<br>gpmc_ncsx(13) valid to<br>gpmc_noe invalid<br>(Burst read)  | I(8) - 0.2     | I(8) + 2.0     | I(8) - 0.2     | I(8) + 2.6     | I(8) - 0.2     | I(8) + 3.7     | ns   |
| FA20 | t <sub>w(AV)</sub>         | Pulse duration, address valid – 2nd, 3rd, and 4th accesses                 | D              | (4)            | D              | (4)            | D              | (4)            | ns   |
| FA25 | t <sub>d(nCSV-nWEV)</sub>  | Delay time,<br>gpmc_ncsx(13) valid to<br>gpmc_nwe valid                    | E(5) - 0.2     | E(5) + 2.0     | E(5) - 0.2     | E(5) + 2.6     | E(5) - 0.2     | E(5) + 3.7     | ns   |
| FA27 | t <sub>d(nCSV-nWEIV)</sub> | Delay time,<br>gpmc_ncsx(13) valid to<br>gpmc_nwe invalid                  | F(6) - 0.2     | F(6) + 2.0     | F(6) - 0.2     | F(6) + 2.6     | F(6) - 0.2     | F(6) + 3.7     | ns   |
| FA28 | t <sub>d(nWEV-DV)</sub>    | Delay time, gpmc_ new valid to data bus valid                              |                | 2.0            |                | 2.6            |                | 3.7            | ns   |
| FA29 | t <sub>d(DV-nCSV)</sub>    | Delay time, data bus valid to gpmc_ncsx(13) valid                          | J(9) - 0.2     | J(9) + 2.0     | J(9) - 0.2     | J(9) + 2.6     | J(9) - 0.2     | J(9) + 3.7     | ns   |
| FA37 | t <sub>d(nOEV-AIV)</sub>   | Delay time, gpmc_noe valid to gpmc_a[16:1]_d[15:0] address phase end       |                | 2.0            |                | 2.6            |                | 3.7            | ns   |

- (1) For single read: A = (CSRdOffTime CSOnTime) \* (TimeParaGranularity + 1) \* GPMC\_FCLK
  For single write: A = (CSWrOffTime CSOnTime) \* (TimeParaGranularity + 1) \* GPMC\_FCLK
  For burst read: A = (CSRdOffTime CSOnTime + (n 1) \* PageBurstAccessTime) \* (TimeParaGranularity + 1) \* GPMC\_FCLK
  For burst write: A = (CSWrOffTime CSOnTime + (n 1) \* PageBurstAccessTime) \* (TimeParaGranularity + 1) \* GPMC\_FCLK with n being the page burst access number
- (2) For reading: B = ((ADVRdOffTime CSOnTime) \* (TimeParaGranularity + 1) + 0.5 \* (ADVExtraDelay CSExtraDelay)) \* GPMC\_FCLK For writing: B = ((ADVWrOffTime CSOnTime) \* (TimeParaGranularity + 1) + 0.5 \* (ADVExtraDelay CSExtraDelay)) \* GPMC\_FCLK
- (3) C = ((OEOffTime CSOnTime) \* (TimeParaGranularity + 1) + 0.5 \* (OEExtraDelay CSExtraDelay)) \* GPMC\_FCLK
- (4) D = PageBurstAccessTime \* (TimeParaGranularity + 1) \* GPMC\_FCLK
- (5) E = ((WEOnTime CSOnTime) \* (TimeParaGranularity + 1) + 0.5 \* (WEExtraDelay CSExtraDelay)) \* GPMC\_FCLK
- (6) F = ((WEOffTime CSOnTime) \* (TimeParaGranularity + 1) + 0.5 \* (WEExtraDelay CSExtraDelay)) \* GPMC\_FCLK
- (7) G = Cycle2CycleDelay \* GPMC\_FCLK
- (8) I = ((OEOffTime + (n − 1) \* PageBurstAccessTime − CSOnTime) \* (TimeParaGranularity + 1) + 0.5 \* (OEExtraDelay − CSExtraDelay)) \* GPMC\_FCLK
- (9) J = (CSOnTime \* (TimeParaGranularity + 1) + 0.5 \* CSExtraDelay) \* GPMC\_FCLK
- (10) K = ((ADVOnTime CSOnTime) \* (TimeParaGranularity + 1) + 0.5 \* (ADVExtraDelay CSExtraDelay)) \* GPMC\_FCLK



- (11) L = ((OEOnTime CSOnTime) \* (TimeParaGranularity + 1) + 0.5 \* (OEExtraDelay CSExtraDelay)) \* GPMC\_FCLK
- (12) For single read: N = RdCycleTime \* (TimeParaGranularity + 1) \* GPMC\_FCLK
  For single write: N = WrCycleTime \* (TimeParaGranularity + 1) \* GPMC\_FCLK
  For burst read: N = (RdCycleTime + (n 1) \* PageBurstAccessTime) \* (TimeParaGranularity + 1) \* GPMC\_FCLK
  For burst write: N = (WrCycleTime + (n 1) \* PageBurstAccessTime) \* (TimeParaGranularity + 1) \* GPMC\_FCLK
- (13) In gpmc\_ncsx, x is equal to 0, 1, 2, 3, 4, 5, 6, or 7.
- (14) M = ((RdCycleTime CSOnTime) \* (TimeParaGranularity + 1) 0.5 \* CSExtraDelay) \* GPMC\_FCLK
  Above M parameter expression is given as one example of GPMC programming. IO DIR signal will go from IN to OUT after both
  RdCycleTime and BusTurnAround completion. Behavior of IO direction signal does depend on kind of successive Read/Write accesses
  performed to Memory and multiplexed or non-multiplexed memory addressing scheme, bus keeping feature enabled or not. IO DIR
  behavior is automatically handled by GPMC controller. For a full description of the gpmc\_io\_dir feature, see the OMAP35x Technical
  Reference Manual (TRM) [literature number SPRUF98].



Figure 6-7. GPMC/NOR Flash - Asynchronous Read - Single Word Timing(1) (2) (3)

- (1) In gpmc\_ncsx, x is equal to 0, 1, 2, 3, 4, 5, 6, or 7. In gpmc\_waitx, x is equal to 0, 1, 2, or 3.
- (2) FA5 parameter illustrates amount of time required to internally sample input data. It is expressed in number of GPMC functional clock cycles. From start of read cycle and after FA5 functional clock cycles, input data is internally sampled by active functional clock edge. FA5 value must be stored inside AccessTime register bit field.
- (3) GPMC\_FCLK is an internal clock (GPMC functional clock) not provided externally.





Figure 6-8. GPMC/NOR Flash - Asynchronous Read - 32-bit Timing(1) (2) (3)

- (1) In gpmc\_ncsx, x is equal to 0, 1, 2, 3, 4, 5, 6, or 7. In gpmc\_waitx, x is equal to 0, 1, 2, or 3.
- (2) FA5 parameter illustrates amount of time required to internally sample input data. It is expressed in number of GPMC functional clock cycles. From start of read cycle and after FA5 functional clock cycles, input data is internally sampled by active functional clock edge. FA5 value must be stored inside AccessTime register bit field.
- (3) GPMC\_FCLK is an internal clock (GPMC functional clock) not provided externally.





## Figure 6-9. GPMC/NOR Flash - Asynchronous Read - Page Mode 4x16-bit Timing(1) (2) (3) (4)

- (1) In gpmc\_ncsx, x is equal to 0, 1, 2, 3, 4, 5, 6, or 7. In gpmc\_waitx, x is equal to 0, 1, 2, or 3.
- (2) FA21 parameter illustrates amount of time required to internally sample first input page data. It is expressed in number of GPMC functional clock cycles. From start of read cycle and after FA21 functional clock cycles, first input page data is internally sampled by active functional clock edge. FA21 value must be stored inside AccessTime register bit field.
- (3) FA20 parameter illustrates amount of time required to internally sample successive input page data. It is expressed in number of GPMC functional clock cycles. After each access to input page data, next input page data is internally sampled by active functional clock edge after FA20 functional clock cycles. FA20 is also the duration of address phases for successive input page data (excluding first input page data). FA20 value must be stored in PageBurstAccessTime register bit field.
- (4) GPMC\_FCLK is an internal clock (GPMC functional clock) not provided externally.





Figure 6-10. GPMC/NOR Flash - Asynchronous Write - Single Word Timing





030-030

Figure 6-11. GPMC/Multiplexed NOR Flash – Asynchronous Read – Single Word Timing(1) (2) (3)

- (1) In gpmc\_ncsx, x is equal to 0, 1, 2, 3, 4, 5, 6, or 7. In gpmc\_waitx, x is equal to 0, 1, 2, or 3.
- (2) FA5 parameter illustrates amount of time required to internally sample input data. It is expressed in number of GPMC functional clock cycles. From start of read cycle and after FA5 functional clock cycles, input data is internally sampled by active functional clock edge. FA5 value must be stored inside AccessTime register bit field.
- (3) GPMC\_FCLK is an internal clock (GPMC functional clock) not provided externally.





Figure 6-12. GPMC/Multiplexed NOR Flash - Asynchronous Write - Single Word Timing

### 6.4.1.3 GPMC/NAND Flash Interface Timing

Table 6-10 through Table 6-12 assume testing over the recommended operating conditions (see Figure 6-13 through Figure 6-16) and electrical characteristic conditions.

Table 6-9. GPMC/NAND Flash Asynchronous Mode Timing Conditions

| TIMING                                    | CONDITION PARAMETER    | VALUE | UNIT |
|-------------------------------------------|------------------------|-------|------|
| Input Conditions                          |                        |       |      |
| t <sub>R</sub>                            | Input signal rise time | 1.8   | ns   |
| t <sub>F</sub>                            | Input signal fall time | 1.8   | ns   |
| <b>Output Conditions</b>                  |                        |       |      |
| C <sub>LOAD</sub> Output load capacitance |                        | 15.94 | pF   |

Table 6-10. GPMC/NAND Flash Interface Asynchronous Timing – Internal Parameters (1) (2)

| NO.   | PARAMETER                                                           | 1.15 V |     | 1.0 V |     | 0.9 V |      | UNIT |
|-------|---------------------------------------------------------------------|--------|-----|-------|-----|-------|------|------|
|       |                                                                     | MIN    | MAX | MIN   | MAX | MIN   | MAX  |      |
| GNFI1 | Maximum output data generation delay from internal functional clock |        | 6.5 |       | 9.1 |       | 13.7 | ns   |
| GNFI2 | Maximum input data capture delay by internal functional clock       |        | 4   |       | 5.6 |       | 8.1  | ns   |

<sup>(1)</sup> Internal parameters table must be used to calculate data access time stored in the corresponding CS register bit field.

2 TIMING REQUIREMENTS AND SWITCHING CHARACTERISTICS

<sup>(2)</sup> Internal parameters are referred to the GPMC functional internal clock which is not provided externally.



## Table 6-10. GPMC/NAND Flash Interface Asynchronous Timing – Internal Parameters<sup>(1)</sup> (continued)

| NO.   | PARAMETER                                                                    | 1.1 | 15 V | 1.  | 0 V | 0.9 | 9 V  | UNIT |
|-------|------------------------------------------------------------------------------|-----|------|-----|-----|-----|------|------|
|       |                                                                              | MIN | MAX  | MIN | MAX | MIN | MAX  |      |
| GNFI3 | Maximum device select generation delay from internal functional clock        |     | 6.5  |     | 9.1 |     | 13.7 | ns   |
| GNFI4 | Maximum address latch enable generation delay from internal functional clock |     | 6.5  |     | 9.1 |     | 13.7 | ns   |
| GNFI5 | Maximum command latch enable generation delay from internal functional clock |     | 6.5  |     | 9.1 |     | 13.7 | ns   |
| GNFI6 | Maximum output enable generation delay from internal functional clock        |     | 6.5  |     | 9.1 |     | 13.7 | ns   |
| GNFI7 | Maximum write enable generation delay from internal functional clock         |     | 6.5  |     | 9.1 |     | 13.7 | ns   |
| GNFI8 | Maximum functional clock skew                                                |     | 100  |     | 170 |     | 200  | ps   |

## Table 6-11. GPMC/NAND Flash Interface Timing Requirements

| NO.                  |                       | PARAMETER                |     | PARAMETER        |     | 5 V              | 1.0 | V                | 0.9              | V | UNIT |
|----------------------|-----------------------|--------------------------|-----|------------------|-----|------------------|-----|------------------|------------------|---|------|
|                      |                       |                          | MIN | MAX              | MIN | MAX              | MIN | MAX              |                  |   |      |
| GNF12 <sup>(1)</sup> | t <sub>acc(DAT)</sub> | Data maximum access time |     | J <sup>(2)</sup> |     | J <sup>(2)</sup> |     | J <sup>(2)</sup> | GPMC_FCLK cycles |   |      |

<sup>(1)</sup> The GNF12 parameter illustrates the amount of time required to internally sample input data. It is expressed in number of GPMC functional clock cycles. From start of the read cycle and after GNF12 functional clock cycles, input data is internally sampled by the active functional clock edge. The GNF12 value must be stored inside AccessTime register bit field.

(2) J = AccessTime \* (TimeParaGranularity + 1)

## Table 6-12. GPMC/NAND Flash Interface Switching Characteristics

| NO.  | PAR                         | AMETER                                                            | 1.1        | 5 V        | 1.0        | V          | 0.9        | e v        | UNIT |
|------|-----------------------------|-------------------------------------------------------------------|------------|------------|------------|------------|------------|------------|------|
|      |                             |                                                                   | MIN        | MAX        | MIN        | MAX        | MIN        | MAX        |      |
|      | t <sub>R(DO)</sub>          | Rise time, output data                                            |            | 2.0        |            | 2.0        |            | 2.0        | ns   |
|      | t <sub>F(DO)</sub>          | Fall time, output data                                            |            | 2.0        |            | 2.0        |            | 2.0        | ns   |
| GNF0 | t <sub>w(nWEV)</sub>        | Pulse duration,<br>gpmc_nwe valid<br>time                         | A          | (1)        | A(         | 1)         | A          | (1)        | ns   |
| GNF1 | t <sub>d(nCSV-nWEV)</sub>   | Delay time,<br>gpmc_ncsx(13)<br>valid to<br>gpmc_nwe valid        | B(2) - 0.2 | B(2) + 2.0 | B(2) - 0.2 | B(2) + 2.6 | B(2) - 0.2 | B(2) + 3.7 | ns   |
| GNF2 | t <sub>w(CLEH-nWEV)</sub>   | Delay time,<br>gpmc_nbe0_cle<br>high to gpmc_nwe<br>valid         | C(3) - 0.2 | C(3) + 2.0 | C(3) - 0.2 | C(3) + 2.6 | C(3) - 0.2 | C(3) + 3.7 | ns   |
| GNF3 | t <sub>w(nWEV-DV)</sub>     | Delay time,<br>gpmc_d[15:0]<br>valid to<br>gpmc_nwe valid         | D(4) - 0.2 | D(4) + 2.0 | D(4) - 0.2 | D(4) + 2.6 | D(4) - 0.2 | D(4) + 3.7 | ns   |
| GNF4 | t <sub>w(nWEIV-DIV)</sub>   | Delay time,<br>gpmc_nwe invalid<br>to gpmc_d[15:0]<br>invalid     | E(5) - 0.2 | E(5) + 2.0 | E(5) - 0.2 | E(5) + 2.6 | E(5) - 0.2 | E(5) + 3.7 | ns   |
| GNF5 | t <sub>w(nWEIV-CLEIV)</sub> | Delay time,<br>gpmc_nwe invalid<br>to<br>gpmc_nbe0_cle<br>invalid | F(6) - 0.2 | F(6) + 2.0 | F(6) - 0.2 | F(6) + 2.6 | F(6) - 0.2 | F(6) + 3.7 | ns   |



### Table 6-12. GPMC/NAND Flash Interface Switching Characteristics (continued)

| NO.   | PAR                         | AMETER                                                            | 1.1            | 5 V            | 1.0         | V              | 0.0            | V              | UNIT |
|-------|-----------------------------|-------------------------------------------------------------------|----------------|----------------|-------------|----------------|----------------|----------------|------|
|       |                             |                                                                   | MIN            | MAX            | MIN         | MAX            | MIN            | MAX            |      |
| GNF6  | t <sub>w(nWEIV-nCSIV)</sub> | Delay time,<br>gpmc_nwe invalid<br>to gpmc_ncsx(13)<br>invalid    | G(7) - 0.2     | G(7) + 2.0     | G(7) - 0.2  | G(7) + 2.6     | G(7) - 0.2     | G(7) + 3.7     | ns   |
| GNF7  | t <sub>w(ALEH-nWEV)</sub>   | Delay time,<br>gpmc_nadv_ale<br>High to<br>gpmc_nwe valid         | C(3) - 0.2     | C(3) + 2.0     | C(3) - 0.2  | C(3) + 2.6     | C(3) - 0.2     | C(3) + 3.7     | ns   |
| GNF8  | t <sub>w(nWEIV-ALEIV)</sub> | Delay time,<br>gpmc_nwe invalid<br>to<br>gpmc_nadv_ale<br>invalid | F(6) - 0.2     | F(6) + 2.0     | F(6) - 0.2  | F(6) + 2.6     | F(6) - 0.2     | F(6) + 3.7     | ns   |
| GNF9  | t <sub>c(nWE)</sub>         | Cycle time, Write cycle time                                      | H              | (8)            | H(          | 8)             | Н              | (8)            | ns   |
| GNF10 | t <sub>d(nCSV-nOEV)</sub>   | Delay time,<br>gpmc_ncsx(13)<br>valid to gpmc_noe<br>valid        | I(9) - 0.2     | I(9) + 2.0     | I(9) - 0.2  | I(9) + 2.6     | I(9) - 0.2     | I(9) + 3.7     | ns   |
| GNF13 | t <sub>w(nOEV)</sub>        | Pulse duration,<br>gpmc_noe valid<br>time                         | K(             | 10)            | K(1         | 0)             | K(             | 10)            | ns   |
| GNF14 | t <sub>c(nOE)</sub>         | Cycle time, Read cycle time                                       | L(             | 11)            | L(1         | 1)             | L(             | 11)            | ns   |
| GNF15 | t <sub>w(nOEIV-nCSIV)</sub> | Delay time,<br>gpmc_noe invalid<br>to gpmc_ncsx(13)<br>invalid    | M(12) -<br>0.2 | M(12) +<br>2.0 | M(12) - 0.2 | M(12) +<br>2.6 | M(12) -<br>0.2 | M(12) +<br>3.7 | ns   |

- (1) A = (WEOffTime WEOnTime) \* (TimeParaGranularity + 1) \* GPMC\_FCLK
- (2) B = ((WEOnTime CSOnTime) \* (TimeParaGranularity + 1) + 0.5 \* (WEExtraDelay CSExtraDelay)) \* GPMC\_FCLK
- (3) C = ((WEOnTime ADVOnTime) \* (TimeParaGranularity + 1) + 0.5 \* (WEExtraDelay ADVExtraDelay)) \* GPMC\_FCLK
- (4) D = (WEOnTime \* (TimeParaGranularity + 1) + 0.5 \* WEExtraDelay ) \* GPMC\_FCLK
- (5) E = ((WrCycleTime WEOffTime) \* (TimeParaGranularity + 1) 0.5 \* WEExtraDelay ) \* GPMC\_FCLK
- (6) F = ((ADVWrOffTime WEOffTime) \* (TimeParaGranularity + 1) + 0.5 \* (ADVExtraDelay WEExtraDelay )) \* GPMC\_FCLK
- (7) G = ((CSWrOffTime WEOffTime) \* (TimeParaGranularity + 1) + 0.5 \* (CSExtraDelay WEExtraDelay )) \* GPMC\_FCLK
- (8) H = WrCycleTime \* (1 + TimeParaGranularity) \* GPMC\_FCLK
- (9) I = ((OEOnTime CSOnTime) \* (TimeParaGranularity + 1) + 0.5 \* (OEExtraDelay CSExtraDelay)) \* GPMC\_FCLK
- (10) K = (OEOffTime OEOnTime) \* (1 + TimeParaGranularity) \* GPMC\_FCLK
- (11) L = RdCycleTime \* (1 + TimeParaGranularity) \* GPMC\_FCLK
- (12) M = ((CSRdOffTime OEOffTime) \* (TimeParaGranularity + 1) + 0.5 \* (CSExtraDelay OEExtraDelay )) \* GPMC\_FCLK
- (13) In gpmc\_ncsx, x is equal to 0, 1, 2, 3, 4, 5, 6, or 7.





In gpmc\_ncsx, x is equal to 0, 1, 2, 3, 4, 5, 6, or 7.

Figure 6-13. GPMC/NAND Flash – Command Latch Cycle Timing



In gpmc\_ncsx, x is equal to 0, 1, 2, 3, 4, 5, 6, or 7.

Figure 6-14. GPMC/NAND Flash - Address Latch Cycle Timing





030-034

Figure 6-15. GPMC/NAND Flash – Data Read Cycle Timing(1) (2) (3)

- (1) The GNF12 parameter illustrates amount of time required to internally sample input data. It is expressed in number of GPMC functional clock cycles. From start of read cycle and after GNF12 functional clock cycles, input data is internally sampled by active functional clock edge. The GNF12 value must be stored inside AccessTime register bit field.
- (2) GPMC\_FCLK is an internal clock (GPMC functional clock) not provided externally.
- (3) In gpmc\_ncsx, x is equal to 0, 1, 2, 3, 4, 5, 6, or 7. In gpmc\_waitx, x is equal to 0, 1, 2, or 3.



In gpmc\_ncsx, x is equal to 0, 1, 2, 3, 4, 5, 6, or 7. In gpmc\_waitx, x is equal to 0 or 1.

030-035

Figure 6-16. GPMC/NAND Flash – Data Write Cycle Timing



### 6.4.2 SDRAM Controller Subsystem (SDRC)

The SDRAM controller subsystem (SDRC) module provides connectivity between the OMAP35x Applications Processor and external DRAM memory components. The SDRC module only supports low-power double-data-rate (LPDDR) SDRAM devices. Memory devices can be interfaced to the SDRC using a stacked-memory approach or through the printed circuit board (PCB). The stacked-memory approach uses the package on package interface pins (available on CBB & CBC package).

### 6.4.2.1 SDRAM Controller Subsystem Device-Specific Information

The approach to specifying interface timing for the SDRC memory bus is different than on other interfaces such as the general-purpose memory controller (GPMC) and the multi-channel buffered serial ports (McBSPs). For these other interfaces the device timing was specified in terms of data manual specifications and I/O buffer information specification (IBIS) models.

For the SDRC memory bus, the approach is to specify compatible memory devices and provide the printed circuit board (PCB) solution and guidelines directly to the user. Texas Instruments (TI) has performed the simulation and system characterization to ensure all interface timings in this solution are met.

#### 6.4.2.2 LPDDR Interface

The LPDDR interface is balled out on the bottom side of all OMAP35x packages and on the top side of OMAP35x POP packages. The LPDDR interface on the top of the POP package has been designed for compatibility any POP LPDDR device with a matching footprint and compliance with the JEDEC LPDDR-266 specification.

This section provides the timing specification for the bottom-side LPDDR interface as a PCB design and manufacturing specification. The design rules constrain PCB trace length, PCB trace skew, signal integrity, cross-talk, and signal timing. These rules, when followed, result in a reliable LPDDR memory system without the need for a complex timing closure process. For more information regarding guidelines for using this LPDDR specification, see the *Understanding TI's PCB Routing Rule-Based DDR Timing Specification* Application Report (literature number SPRAAVO).

### 6.4.2.2.1 LPDDR Interface Schematic

Figure 6-17 and Figure 6-18 show the LPDDR interface schematics for a LPDDR memory system. The 1 x16 LPDDR system schematic is identical to Figure 6-17 except that the high word LPDDR device is deleted.





Figure 6-17. OMAP35x LPDDR High Level Schematic (x16 memories)





Figure 6-18. OMAP35x LPDDR High Level Schematic (x32 memory)

#### 6.4.2.2.2 Compatible JEDEC LPDDR Devices

Table 6-13 shows the parameters of the JEDEC LPDDR devices that are compatible with this interface. Generally, the LPDDR interface is compatible with x16 and x32 LPDDR266 and LPDDR333 speed grade LPDDR devices.

Table 6-13. Compatible JEDEC LPDDR Devices

| NO. | PARAMETER                         | MIN       | MAX | UNIT    | NOTES        |
|-----|-----------------------------------|-----------|-----|---------|--------------|
| 1   | JEDEC LPDDR Device Speed<br>Grade | LPDDR-266 |     |         | See Note (1) |
| 2   | JEDEC LPDDR Device Bit Width      | 16        | 32  | Bits    |              |
| 3   | JEDEC LPDDR Device Count          | 1         | 2   | Devices | See Note (2) |
| 4   | JEDEC LPDDR Device Ball<br>Count  | 60        | 90  | Balls   |              |

<sup>(1)</sup> Higher LPDDR speed grades are supported due to inherent JEDEC LPDDR backwards compatibility.

<sup>(2) 1</sup> x16 LPDDR device is used for 16 bit LPDDR memory system. 1x32 or 2x16 LPDDR devices are used for a 32-bit LPDDR memory system.



#### 6.4.2.2.3 PCB Stackup

The minimum stackup required for routing the OMAP35x is a six layer stack as shown in Table 6-14. Additional layers may be added to the PCB stack up to accommodate other circuity or to reduce the size of the PCB footprint.

Table 6-14. OMAP35x Minimum PCB Stack Up

| LAYER | TYPE   | DESCRIPTION                    |
|-------|--------|--------------------------------|
| 1     | Signal | Top Routing Mostly Horizontal  |
| 2     | Plane  | Ground                         |
| 3     | Plane  | Power                          |
| 4     | Signal | Internal Routing               |
| 5     | Plane  | Ground                         |
| 6     | Signal | Bottom Routing Mostly Vertical |

### Table 6-15. PCB Stack Up Specifications

| NO. | PARAMETER                                                                 | MIN | TYP | MAX   | UNIT | NOTES                   |
|-----|---------------------------------------------------------------------------|-----|-----|-------|------|-------------------------|
| 1   | PCB Routing/Plane Layers                                                  | 6   |     |       |      |                         |
| 2   | Signal Routing Layers                                                     | 3   |     |       |      |                         |
| 3   | Full ground layers under LPDDR routing region                             | 2   |     |       |      |                         |
| 4   | Number of ground plane cuts allowed within LPDDR routing region           |     |     | 0     |      |                         |
| 5   | Number of ground reference planes required for each LPDDR routing 1 layer | 1   |     |       |      |                         |
| 6   | Number of layers between LPDDR routing layer and reference ground 0 plane |     |     | 0     |      |                         |
| 7   | PCB Routing Feature Size                                                  |     | 4   |       | Mils |                         |
| 8   | PCB Trace Width w                                                         |     | 4   |       | Mils |                         |
| 9   | PCB BGA escape via pad size                                               |     | 18  |       | Mils |                         |
| 10  | PCB BGA escape via hole size                                              |     | 8   |       | Mils |                         |
| 11  | Device BGA Pad Size                                                       |     |     |       |      | See Note <sup>(1)</sup> |
| 12  | LPDDR Device BGA Pad Size                                                 |     |     |       |      | See Note <sup>(2)</sup> |
| 13  | Single Ended Impedance, ZO                                                | 50  |     | 75    | Ω    |                         |
| 14  | Impedance Control                                                         | Z-5 | Z   | Z + 5 | Ω    | See Note <sup>(3)</sup> |

<sup>(1)</sup> Please see the Flip Chip Ball Grid Array Package Reference Guide (literature number SPRU811) for device BGA pad size.

### 6.4.2.3 Placement

Figure 6-19 shows the required placement for the OMAP35x device as well as the LPDDR devices. The dimensions for Figure 6-19 are defined in Table 6-16. The placement does not restrict the side of the PCB that the devices are mounted on. The ultimate purpose of the placement is to limit the maximum trace lengths and allow for proper routing space. For 1x16 and 1x32 LPDDR memory systems, the second LPDDR device is omitted from the placement.

<sup>(2)</sup> Please see the LPDDR device manufacturer documentation for the LPDDR device BGA pad size.

<sup>(3)</sup> Z is the nominal singled ended impedance selected for the PCB specified by item 12.





Figure 6-19. OMAP35x and LPDDR Device Placement

**Table 6-16. Placement Specifications** 

| NO. | NO. PARAMETER                                           |   | MAX  | UNIT | NOTES                                                      |
|-----|---------------------------------------------------------|---|------|------|------------------------------------------------------------|
| 1   | X                                                       |   | 1440 | Mils | See Notes <sup>(1)</sup> , <sup>(2)</sup>                  |
| 2   | Υ                                                       |   | 1030 | Mils | See Notes <sup>(1)</sup> , <sup>(2)</sup>                  |
| 3   | Y Offset                                                |   | 525  | Mils | See Notes <sup>(1)</sup> , <sup>(2)</sup> , <sup>(3)</sup> |
| 4   | LPDDR Keepout Region                                    |   |      |      | See Note <sup>(4)</sup>                                    |
| 5   | Clearance from non-LPDDR signal to LPDDR Keepout Region | 4 |      | w    | See Note <sup>(5)</sup>                                    |

- (1) See Figure 6-17 for dimension definitions.
- 2) Measurements from center of device to center of LPDDR device.
- (3) For 16 bit memory systems it is recommended that Y Offset be as small as possible.
- (4) LPDDR keepout region to encompass entire LPDDR routing area.
- (5) Non-LPDDR signals allowed within LPDDR keepout region provided they are separated from LPDDR routing layers by a ground plane.

#### 6.4.2.4 LPDDR Keep Out Region

The region of the PCB used for the LPDDR circuitry must be isolated from other signals. The LPDDR keep out region is defined for this purpose and is shown in Figure 6-20. The size of this region varies with the placement and LPDDR routing. Additional clearances required for the keep out region are shown in Table 6-16.





Region should encompass all LPDDR circuitry and varies depending on placement. Non-LPDDR signals should not be routed on the LPDDR signal layers within the LPDDR keep out region. Non-LPDDR signals may be routed in the region provided they are routed on layers separated from LPDDR signal layers by a ground layer. No breaks should be allowed in the reference ground layers in this region. In addition, the 1.8 V power plane should cover the entire keep out region.

Figure 6-20. LPDDR Keepout Region

#### 6.4.2.5 Net Classes

Table 6-17 lists the clock net classes for the LPDDR interface. Table 6-18 lists the signal net classes, and associated clock net classes, for the signals in the LPDDR interface. These net classes are used for the termination and routing rules that follow.

 CLOCK NET CLASS
 OMAP PIN NAMES

 CK
 sdrc\_clk/sdrc\_nclk

 DQS0
 sdrc\_dqs0

 DQS1
 sdrc\_dqs1

 DQS2
 sdrc\_dqs2

 DQS3
 sdrc\_dqs3

**Table 6-17. Clock Net Class Definitions** 

**Table 6-18. Signal Net Class Definitions** 

| CLOCK NET CLASS | ASSOCIATED CLOCK NET CLASS | OMAP PIN NAMES                                                        |
|-----------------|----------------------------|-----------------------------------------------------------------------|
| ADDR_CTRL       | СК                         | sdrc_ba, sdrc_a, sdrc_ncs0, sdrc_ncas, sdrc_nras, sdrc_nwe, sdrc_cke0 |
| DQ0             | DQS0                       | sdrc_d, sdrc_dm0                                                      |
| DQ1             | DQS1                       | sdrc_d, sdrc_dm1                                                      |
| DQ2             | DQS2                       | sdrc_d, sdrc_dm2                                                      |
| DQ3             | DQS3                       | sdrc_d, sdrc_dm3                                                      |

## 6.4.2.6 LPDDR Signal Termination

No terminations of any kind are required in order to meet signal integrity and overshoot requirements. Serial terminators are permitted, if desired, to reduce EMI risk; however, serial terminations are the only type permitted. Table 6-19 shows the specifications for the series terminators.



#### Table 6-19. LPDDR Signal Terminations

| NO. | PARAMETER                                     | MIN | TYP | MAX | UNIT | NOTES                                                      |
|-----|-----------------------------------------------|-----|-----|-----|------|------------------------------------------------------------|
| 1   | CK Net Class                                  | 0   |     | 10  | Ω    | See Note <sup>(1)</sup>                                    |
| 2   | ADDR_CTRL Net Class                           | 0   | 22  | Zo  | Ω    | See Notes <sup>(1)</sup> , <sup>(2)</sup> , <sup>(3)</sup> |
| 3   | Data Byte Net Classes<br>(DQS0-DQS3, DQ0-DQ3) | 0   | 22  | Zo  | Ω    | See Notes <sup>(1)</sup> , <sup>(2)</sup> , <sup>(3)</sup> |

- (1) Only series termination is permitted, parallel or SST specifically disallowed.
- (2) Terminator values larger than typical only recommended to address EMI issues.
- 3) Termination value should be uniform across net class.

## 6.4.2.7 LPDDR CK and ADDR CTRL Routing

Figure 6-21 shows the topology of the routing for the CK and ADDR\_CTRL net classes. The route is a balanced T as it is intended that the length of segments B and C be equal. In addition, the length of A should be maximized.



Figure 6-21. CK and ADDR\_CTRL Routing and Topology

Table 6-20. CK and ADDR\_CTRL Routing Specification

| NO. | PARAMETER                                                      | MIN      | TYP   | MAX      | UNIT | NOTES                   |
|-----|----------------------------------------------------------------|----------|-------|----------|------|-------------------------|
| 1   | Center to Center CK-CK spacing                                 |          |       | 2w       |      |                         |
| 2   | CK A to B/A to C Skew Length Mismatch                          |          |       | 25       | Mils | See Note <sup>(1)</sup> |
| 3   | CK B to C Skew Length Mismatch                                 |          |       | 25       | Mils |                         |
| 4   | Center to Center CK to other<br>LPDDR trace spacing            | 4w       |       |          |      | See Note <sup>(2)</sup> |
| 5   | CK/ADDR_CTRL nominal trace length                              | CACLM-50 | CACLM | CACLM+50 | Mils | See Note <sup>(3)</sup> |
| 6   | ADDR_CTRL to CK Skew Length Mismatch                           |          |       | 100      | Mils |                         |
| 7   | ADDR_CTRL to ADDR_CTRL Skew Length Mismatch                    |          |       | 100      | Mils |                         |
| 8   | Center to Center ADDR_CTRL to other LPDDR trace 4w spacing     | 4w       |       |          |      | See Note <sup>(2)</sup> |
| 9   | Center to Center ADDR_CTRL to other ADDR_CTRL 3w trace spacing | 3w       |       |          |      | See Note <sup>(2)</sup> |
| 10  | ADDR_CTRL A to B/A to C Skew Length Mismatch                   |          |       | 100      | Mils | See Note <sup>(1)</sup> |
| 11  | ADDR_CTRL B to C Skew Length Mismatch                          |          |       | 100      | Mils |                         |

<sup>(1)</sup> Series terminator, if used, should be located closest to device.

<sup>(2)</sup> Center to center spacing is allowed to fall to minimum (w) for up to 500 mils of routed length to accommodate BGA escape and routing congestion.

<sup>(3)</sup> CACLM is the longest Manhattan distance of the CK and ADDR\_CTRL net classes.



Figure 6-22 shows the topology and routing for the DQS and DQ net classes; the routes are point to point. Skew matching across bytes is not needed nor recommended.



Figure 6-22. DQS and DQ Routing and Topology

Table 6-21. DQS and DQ Routing Specification<sup>(1)</sup>

| NO. | PARAMETER                                         | MIN       | TYP  | MAX       | UNIT | NOTES                   |
|-----|---------------------------------------------------|-----------|------|-----------|------|-------------------------|
| 2   | DQS E Skew Length Mismatch                        |           |      | 25        | Mils |                         |
| 3   | Center to Center DQS to other LPDDR trace spacing | 4w        |      |           |      | See Note <sup>(2)</sup> |
| 4   | DQS/DQ nominal trace length                       | DQLM - 50 | DQLM | DQLM + 50 | Mils | See Note <sup>(3)</sup> |
| 5   | DQ to DQS Skew Length Mismatch                    |           |      | 100       | Mils |                         |
| 6   | DQ to DQ Skew Length Mismatch                     |           |      | 100       | Mils |                         |
| 7   | Center to Center DQ to other LPDDR trace spacing  | 4w        |      |           |      | See Note <sup>(2)</sup> |
| 8   | Center to Center DQ to other DQ trace spacing     | 3w        |      |           |      | See Note (2), (4)       |
| 9   | DQ E Skew Length Mismatch                         |           |      | 100       | Mils |                         |

<sup>(1)</sup> Series terminator, if used, should be located closest to LPDDR.

<sup>(2)</sup> Center to center spacing is allowed to fall to minimum (w) for up to 500 mils of routed length to accommodate BGA escape and routing congestion.

<sup>(3)</sup> Center to center spacing is allowed to fall to minimum (w) for up to 500 mils of routed length to accommodate BGA escape and routing congestion.

<sup>(4)</sup> DQLM is the longest Manhattan distance of the DQS and DQ net classes.



#### 6.5 Video Interfaces

#### 6.5.1 Camera Interface

The camera subsystem provides the system interfaces and the processing capability to connect supported YCbCr Interfaces to the OMAP3530/25 device. The camera subsystem supports up to two simultaneous pixel flows but only one of them can use supported video processing hardware:

PARALLEL: the parallel interface data must go through the video processing hardware.

## 6.5.1.1 Parallel Camera Interface Timing

The parallel camera interface is a 12-bit interface which can be used in two modes:

- 1. SYNC mode: progressive and interlaced image sensor modules for 8-, 10-, 11-, and 12-bit data. The pixel clock can be up to 75 MHz in 12-bit mode. The pixel clock can be up to 130 MHz in 8-bit packed mode.
- 2. ITU mode provides an ITU-R BT 656 compatible data stream with progressive image sensor modules only in 8- and 10-bit configurations. The pixel clock can be up to 75 MHz.

#### 6.5.1.1.1 SYNC Normal Mode

#### 6.5.1.1.1.1 12-Bit SYNC Normal – Progressive Mode

Table 6-23 and Table 6-24 assume testing over the recommended operating conditions and electrical chaDSI Timing Conditionsracteristic conditions (see Figure 6-23).

Table 6-22. ISP Timing Conditions – 12-Bit SYNC Normal – Progressive Mode

| TIMINO                  | CONDITION PARAMETER     | VALUE | UNIT |  |  |  |  |
|-------------------------|-------------------------|-------|------|--|--|--|--|
| Input Conditions        | nput Conditions         |       |      |  |  |  |  |
| t <sub>R</sub>          | Input signal rise time  | 2.7   | ns   |  |  |  |  |
| t <sub>F</sub>          | Input signal fall time  | 2.7   | ns   |  |  |  |  |
| <b>Output Condition</b> |                         |       |      |  |  |  |  |
| C <sub>LOAD</sub>       | Output load capacitance | 8.6   | pF   |  |  |  |  |

Table 6-23. ISP Timing Requirements – 12-Bit SYNC Normal – Progressive Mode<sup>(1)</sup>

| NO.   |                           | PARAMETER                                                 | 1.1  | 15 V              | 1.0  | 0 V               | UNIT |
|-------|---------------------------|-----------------------------------------------------------|------|-------------------|------|-------------------|------|
|       |                           |                                                           | MIN  | MAX               | MIN  | MAX               |      |
| ISP17 | t <sub>c(pclk)</sub>      | Cycle time <sup>(2)</sup> , cam_pclk period               | 13.3 |                   | 22.2 |                   | ns   |
| ISP18 | t <sub>W(pclkH)</sub>     | Typical pulse duration, cam_pclk high                     | 0.5  | *P <sup>(3)</sup> | 0.5  | *P <sup>(3)</sup> | ns   |
| ISP18 | t <sub>W(pclkL)</sub>     | Typical pulse duration, cam_pclk low                      | 0.5  | *P <sup>(3)</sup> | 0.5  | *P <sup>(3)</sup> | ns   |
|       | t <sub>dc(pclk)</sub>     | Duty cycle error, cam_pclk                                |      | 667               |      | 1111              | ps   |
|       | t <sub>j(pclk)</sub>      | Cycle jitter <sup>(4)</sup> , cam_pclk                    |      | 133               |      | 200               | ps   |
| ISP19 | t <sub>su(dV-pclkH)</sub> | Setup time, cam_d[11:0] valid before cam_pclk rising edge | 1.82 |                   | 3.25 |                   | ns   |
| ISP20 | t <sub>h(pclkH-dV)</sub>  | Hold time, cam_d[11:0] valid after cam_pclk rising edge   | 1.82 |                   | 3.25 |                   | ns   |
| ISP21 | t <sub>su(dV-vsH)</sub>   | Setup time, cam_vs valid before cam_pclk rising edge      | 1.82 |                   | 3.25 |                   | ns   |
| ISP22 | t <sub>h(pclkH-vsV)</sub> | Hold time, cam_vs valid after cam_pclk rising edge        | 1.82 |                   | 3.25 |                   | ns   |
| ISP23 | t <sub>su(dV-hsH)</sub>   | Setup time, cam_hs valid before cam_pclk rising edge      | 1.82 |                   | 3.25 |                   | ns   |

<sup>(1)</sup> The timing requirements are assured for the cycle jitter and duty cycle error conditions specified.

<sup>(2)</sup> Related with the input maximum frequency supported by the ISP module.

<sup>(3)</sup> P = cam\_pclk period in ns

<sup>(4)</sup> Maximum cycle jitter supported by cam\_pclk input clock.



# Table 6-23. ISP Timing Requirements – 12-Bit SYNC Normal – Progressive Mode<sup>(1)</sup> (continued)

| NO.   |                           | PARAMETER                                             |      | 1.15 V |      | 1.0 V |    |
|-------|---------------------------|-------------------------------------------------------|------|--------|------|-------|----|
|       |                           |                                                       | MIN  | MAX    | MIN  | MAX   |    |
| ISP24 | t <sub>h(pclkH-hsV)</sub> | Hold time, cam_hs valid after cam_pclk rising edge    | 1.82 |        | 3.25 |       | ns |
| ISP25 | t <sub>su(dV-hsH)</sub>   | Setup time, cam_wen valid before cam_pclk rising edge | 1.82 |        | 3.25 |       | ns |
| ISP26 | t <sub>h(pclkH-hsV)</sub> | Hold time, cam_wen valid after cam_pclk rising edge   | 1.82 |        | 3.25 |       | ns |

# Table 6-24. ISP Switching Characteristics - 12-Bit SYNC Normal - Progressive Mode

| NO.   | PARAMETER             |                                             | 1.                    | 15 V               | 1.0                   | 0 V  | UNIT |
|-------|-----------------------|---------------------------------------------|-----------------------|--------------------|-----------------------|------|------|
|       |                       |                                             | MIN                   | MAX                | MIN                   | MAX  |      |
| ISP15 | t <sub>c(xclk)</sub>  | Cycle time <sup>(1)</sup> , cam_xclk period | 4.6                   |                    | 4.6                   |      | ns   |
| ISP16 | t <sub>W(xclkH)</sub> | Typical pulse duration, cam_xclk high       | 0.5                   | *PO <sup>(2)</sup> | 0.5*PO <sup>(2)</sup> |      | ns   |
| ISP16 | t <sub>W(xclkL)</sub> | Typical pulse duration, cam_xclk low        | 0.5*PO <sup>(2)</sup> |                    | 0.5*PO <sup>(2)</sup> |      | ns   |
|       | t <sub>dc(xclk)</sub> | Duty cycle error, cam_xclk                  |                       | 231                |                       | 231  | ps   |
|       | t <sub>j(xclk)</sub>  | Jitter standard deviation (3), cam_xclk     |                       | 33                 |                       | 33   | ps   |
|       | t <sub>R(xclk)</sub>  | Rise time, cam_xclk                         |                       | 0.93               |                       | 0.93 | ns   |
|       | t <sub>F(xclk)</sub>  | Fall time, cam_xclk                         |                       | 0.93               |                       | 0.93 | ns   |

<sup>(1)</sup> Related with the cam\_xclk maximum and minimum frequencies programmable in the ISP module. Warning: The camera sensor or the camera module must be disabled to change the frequency configuration. For more information, see the OMAP35x Technical Reference Manual (TRM) [literature number SPRUF98]

<sup>(2)</sup> PO = cam xclk period in ns

<sup>(3)</sup> The jitter probability density can be approximated by a Gaussian function.





030-056

# Figure 6-23. ISP - 12-Bit SYNC Normal - Progressive Mode(1) (2) (3) (4) (5) (6) (7) (8)

- (1) The polarity of cam\_pclk, cam\_fld, cam\_vs, and cam\_hs are configurable. If the cam\_hs, cam\_vs, and cam\_fld signals are output, the signal length can be set.
- (2) The parallel camera in SYNC mode supports progressive image sensor modules and 8-, 10-, 11-, or 12-bit data.
- (3) When the image sensor has fewer than 12 data lines, it must be connected to the lower data lines and the unused lines must be grounded.
- (4) However, it is possible to shift the data to 0, 2, or 4 data internal lanes.
- (5) The bit configurations are: cam\_d[11:4] or cam\_d[7:0] in 8-bit mode, cam\_d[11:2] or cam\_d[9:0] in 10-bit mode, cam\_d[10:0] in 11-bit mode, and cam\_d[11:0] in 12-bit mode.
- (6) Optionally, the data write to memory can be qualified by the external cam\_wen signal.
- (7) The cam\_wen signal can be used as a external memory write-enable signal. The data is stored to memory only if cam\_hs, cam\_vs, and cam\_wen signals are asserted.
- (8) In cam\_xclki; I is equal to a or b.

## 6.5.1.1.1.2 8-bit Packed SYNC - Progressive Mode

Table 6-26 and Table 6-27 assume testing over the recommended operating conditions and electrical characteristic conditions (see Figure 6-24).

Table 6-25. ISP Timing Conditions – 8-bit Packed SYNC – Progressive Mode

| TIMING CONDITION PARAMETER            |                        | VALUE | UNIT |
|---------------------------------------|------------------------|-------|------|
| Input Conditions                      |                        |       |      |
| $t_{R}$                               | Input signal rise time | 2.5   | ns   |
| t <sub>F</sub> Input signal fall time |                        | 2.5   | ns   |



#### Table 6-25. ISP Timing Conditions - 8-bit Packed SYNC - Progressive Mode (continued)

| TIMING CONDITION PARAMETER |                         | VALUE | UNIT |
|----------------------------|-------------------------|-------|------|
| Output Conditions          |                         |       |      |
| C <sub>LOAD</sub>          | Output load capacitance | 8.6   | pF   |

# Table 6-26. ISP Timing Requirements – 8-bit Packed SYNC – Progressive Mode<sup>(1)</sup>

| NO.   |                           | PARAMETER                                                 | 1.1  | 15 V               | 1.   | 0 V               | UNIT |
|-------|---------------------------|-----------------------------------------------------------|------|--------------------|------|-------------------|------|
|       |                           |                                                           | MIN  | MAX                | MIN  | MAX               |      |
| ISP3  | t <sub>c(pclk)</sub>      | Cycle time <sup>(2)</sup> , cam_pclk period               | 7.7  |                    | 15.4 |                   | ns   |
| ISP4  | t <sub>W(pclkH)</sub>     | Typical pulse duration, cam_pclk high                     | 0.5  | 5*P <sup>(3)</sup> | 0.5  | *P <sup>(3)</sup> | ns   |
| ISP4  | t <sub>W(pclkL)</sub>     | Typical pulse duration, cam_pclk low                      | 0.5  | 5*P <sup>(3)</sup> | 0.5  | *P <sup>(3)</sup> | ns   |
|       | t <sub>dc(pclk)</sub>     | Duty cycle error, cam_pclk                                |      | 385                |      | 769               | ps   |
|       | t <sub>j(pclk)</sub>      | Cycle jitter <sup>(4)</sup> , cam_pclk                    |      | 83                 |      | 167               | ps   |
| ISP5  | t <sub>su(dV-pclkH)</sub> | Setup time, cam_d[11:0] valid before cam_pclk rising edge | 1.08 |                    | 2.27 |                   | ns   |
| ISP6  | t <sub>h(pclkH-dV)</sub>  | Hold time, cam_d[11:0] valid after cam_pclk rising edge   | 1.08 |                    | 2.27 |                   | ns   |
| ISP7  | t <sub>su(dV-vsH)</sub>   | Setup time, cam_vs valid before cam_pclk rising edge      | 1.08 |                    | 2.27 |                   | ns   |
| ISP8  | t <sub>h(pclkH-vsV)</sub> | Hold time, cam_vs valid after cam_pclk rising edge        | 1.08 |                    | 2.27 |                   | ns   |
| ISP9  | t <sub>su(dV-hsH)</sub>   | Setup time, cam_hs valid before cam_pclk rising edge      | 1.08 |                    | 2.27 |                   | ns   |
| ISP10 | t <sub>h(pclkH-hsV)</sub> | Hold time, cam_hs valid after cam_pclk rising edge        | 1.08 |                    | 2.27 |                   | ns   |
| ISP11 | t <sub>su(dV-hsH)</sub>   | Setup time, cam_wen valid before cam_pclk rising edge     | 1.08 |                    | 2.27 |                   | ns   |
| ISP12 | t <sub>h(pclkH-hsV)</sub> | Hold time, cam_wen valid after cam_pclk rising edge       | 1.08 |                    | 2.27 |                   | ns   |

- (1) The timing requirements are assured for the cycle jitter and duty cycle error conditions specified.
- (2) Related with the input maximum frequency supported by the ISP module.
- (3) P = cam\_pclk period in ns.
- (4) Maximum cycle jitter supported by cam\_pclk input clock.

## Table 6-27. ISP Switching Characteristics – 8-bit packed SYNC – Progressive Mode

| NO.  | PARAMETER             |                                             | 1.                    | 1.15 V            |                       | 1.0 V |    |
|------|-----------------------|---------------------------------------------|-----------------------|-------------------|-----------------------|-------|----|
|      |                       |                                             | MIN                   | MAX               | MIN                   | MAX   |    |
| ISP1 | t <sub>c(xclk)</sub>  | Cycle time <sup>(1)</sup> , cam_xclk period | 4.6                   |                   | 4.6                   |       | ns |
| ISP2 | t <sub>W(xclkH)</sub> | Typical pulse duration, cam_xclk high       | 0.5                   | PO <sup>(2)</sup> | 0.5*PO <sup>(2)</sup> |       | ns |
| ISP2 | t <sub>W(xclkL)</sub> | Typical pulse duration, cam_xclk low        | 0.5*PO <sup>(2)</sup> |                   | 0.5*PO <sup>(2)</sup> |       | ns |
|      | t <sub>dc(xclk)</sub> | Duty cycle error, cam_xclk                  |                       | 231               |                       | 231   | ps |
|      | t <sub>j(xclk)</sub>  | Jitter standard deviation (3), cam_xclk     |                       | 67                |                       | 67    | ps |
|      | t <sub>R(xclk)</sub>  | Rise time, cam_xclk                         |                       | 0.93              |                       | 0.93  | ns |
|      | t <sub>F(xclk)</sub>  | Fall time, cam_xclk                         |                       | 0.93              |                       | 0.93  | ns |

<sup>(1)</sup> Related with the cam\_xclk maximum and minimum frequencies programmable in the ISP module.
Warning: You must disable the camera sensor or the camera module to change the frequency configuration. For more information, see the OMAP35x Technical Reference Manual (TRM) [literature number SPRUF98]

(2) PO = cam\_xclk period in ns

<sup>(3)</sup> The jitter probability density can be approximated by a Gaussian function.





030-059

# Figure 6-24. ISP - 8-bit Packed SYNC - Progressive Mode(1) (2) (3) (4) (5)

- (1) The polarity of cam\_pclk, cam\_fld, cam\_vs, and cam\_hs are configurable.
- (2) The image sensor must be connected to the lower data lines and the unused lines must be grounded. However, it is possible to shift the data to 0, 2, or 4 data internal lanes. The bit configurations are: cam\_d[11:4] or cam\_d[7:0] in 8-bit packed mode.
- (3) Optionally, the data write to memory can be qualified by the external cam\_wen signal. The cam\_wen signal can be used as a external memory write-enable signal. The data is stored to memory only if cam\_hs, cam\_vs, and cam\_wen signals are asserted. The polarity of cam\_fld is programmable.
- (4) The camera module can pack 8-bit data into 16 bits. It doubles the maximum pixel clock. This mode can be particularly useful to transfer a YCbCr data stream or compressed stream to memory at very high speed.
- (5) In cam\_xclki; I is equal to a or b.

## 6.5.1.1.1.3 12-Bit SYNC Normal - Interlaced Mode

Table 6-29 and Table 6-30 assume testing over the recommended operating conditions and electrical characteristic conditions (see Figure 6-25).

Table 6-28. ISP Timing Conditions – 12-Bit SYNC Normal – Interlaced Mode

| TIMING CONDIT                         | TION PARAMETER         | VALUE | UNIT |  |  |
|---------------------------------------|------------------------|-------|------|--|--|
| Input Conditions                      |                        |       |      |  |  |
| $t_{R}$                               | Input signal rise time | 2.7   | ns   |  |  |
| t <sub>F</sub> Input signal fall time |                        | 2.7   | ns   |  |  |



## Table 6-28. ISP Timing Conditions – 12-Bit SYNC Normal – Interlaced Mode (continued)

| TIMING CONDITI    | ON PARAMETER            | VALUE | UNIT |
|-------------------|-------------------------|-------|------|
| Output Conditions |                         |       |      |
| C <sub>LOAD</sub> | Output load capacitance | 8.6   | pF   |

# Table 6-29. ISP Timing Requirements – 12-Bit SYNC Normal – Interlaced Mode<sup>(1)</sup>

| NO.   |                            | PARAMETER                                                 | 1.15 V |                   | 1.0  | ) V              | UNIT |
|-------|----------------------------|-----------------------------------------------------------|--------|-------------------|------|------------------|------|
|       |                            |                                                           | MIN    | MAX               | MIN  | MAX              |      |
| ISP17 | t <sub>c(pclk)</sub>       | Cycle time <sup>(2)</sup> , cam_pclk period               | 13.3   |                   | 22.2 |                  | ns   |
| ISP18 | t <sub>W(pclkH)</sub>      | Typical pulse duration, cam_pclk high                     | 0.5    | *P <sup>(3)</sup> | 0.5  | P <sup>(3)</sup> | ns   |
| ISP18 | t <sub>W(pclkL)</sub>      | Typical pulse duration, cam_pclk low                      | 0.5    | *P <sup>(3)</sup> | 0.5  | P <sup>(3)</sup> | ns   |
|       | t <sub>dc(pclk)</sub>      | Duty cycle error, cam_pclk                                |        | 667               |      | 1111             | ps   |
|       | t <sub>j(pclk)</sub>       | Cycle jitter <sup>(4)</sup> , cam_pclk                    |        | 133               |      | 200              | ps   |
| ISP19 | t <sub>su(dV-pclkH)</sub>  | Setup time, cam_d[11:0] valid before cam_pclk rising edge | 1.82   |                   | 3.25 |                  | ns   |
| ISP20 | t <sub>h(pclkH-dV)</sub>   | Hold time, cam_d[11:0] valid after cam_pclk rising edge   | 1.82   |                   | 3.25 |                  | ns   |
| ISP21 | t <sub>su(dV-vsH)</sub>    | Setup time, cam_vs valid before cam_pclk rising edge      | 1.82   |                   | 3.25 |                  | ns   |
| ISP22 | t <sub>h(pclkH-vsV)</sub>  | Hold time, cam_vs valid after cam_pclk rising edge        | 1.82   |                   | 3.25 |                  | ns   |
| ISP23 | t <sub>su(dV-hsH)</sub>    | Setup time, cam_hs valid before cam_pclk rising edge      | 1.82   |                   | 3.25 |                  | ns   |
| ISP24 | t <sub>h(pclkH-hsV)</sub>  | Hold time, cam_hs valid after cam_pclk rising edge        | 1.82   |                   | 3.25 |                  | ns   |
| ISP25 | t <sub>su(dV-hsH)</sub>    | Setup time, cam_wen valid before cam_pclk rising edge     | 1.82   |                   | 3.25 |                  | ns   |
| ISP26 | t <sub>h(pclkH-hsV)</sub>  | Hold time, cam_wen valid after cam_pclk rising edge       | 1.82   |                   | 3.25 |                  | ns   |
| ISP27 | t <sub>su(dV-fldH)</sub>   | Setup time, cam_fld valid before cam_pclk rising edge     | 1.82   |                   | 3.25 |                  | ns   |
| ISP28 | t <sub>h(pclkH-fldV)</sub> | Hold time, cam_fld valid after cam_pclk rising edge       | 1.82   |                   | 3.25 |                  | ns   |

- (1) The timing requirements are assured for the cycle jitter and duty cycle error conditions specified.
- (2) Related with the input maximum frequency supported by the ISP module.
- (3) P = cam\_lclk period in ns.
- (4) Maximum cycle jitter supported by cam\_pclk input clock.

# Table 6-30. ISP Switching Characteristics - 12-Bit SYNC Normal - Interlaced Mode

| NO.   | PARAMETER             |                                             | 1   | 1.15 V             |                       | 1.0 V            |    |
|-------|-----------------------|---------------------------------------------|-----|--------------------|-----------------------|------------------|----|
|       |                       |                                             | MIN | MAX                | MIN                   | MAX              |    |
| ISP15 | t <sub>c(xclk)</sub>  | Cycle time <sup>(1)</sup> , cam_xclk period | 4.6 |                    | 4.6                   |                  | ns |
| ISP16 | t <sub>W(xclkH)</sub> | Typical pulse duration, cam_xclk high       | 0.5 | *PO <sup>(2)</sup> | 0.5*PO <sup>(2)</sup> |                  | ns |
| ISP16 | t <sub>W(xclkL)</sub> | Typical pulse duration, cam_xclk low        | 0.5 | *PO <sup>(2)</sup> | 0.5*P                 | O <sup>(2)</sup> | ns |
|       | t <sub>dc(xclk)</sub> | Duty cycle error, cam_xclk                  |     | 231                |                       | 231              | ps |
|       | t <sub>j(xclk)</sub>  | Jitter standard deviation (3), cam_xclk     |     | 33                 |                       | 33               | ps |
|       | t <sub>R(xclk)</sub>  | Rise time, cam_xclk                         |     | 0.93               |                       | 0.93             | ns |
| ]     | t <sub>F(xclk)</sub>  | Fall time, cam_xclk                         |     | 0.93               |                       | 0.93             | ns |

<sup>(1)</sup> Related with the cam\_xclk maximum and minimum frequencies programmable in the ISP module.
Warning: You must disable the camera sensor or the camera module to change the frequency configuration. For more information, see the OMAP35x Technical Reference Manual (TRM) [literature number SPRUF98]

<sup>(2)</sup> PO = cam\_xclk period in ns.

<sup>(3)</sup> The jitter probability density can be approximated by a Gaussian function.





030-057

## Figure 6-25. ISP – 12-Bit SYNC Normal – Interlaced Mode(1) (2) (3) (4) (5) (6) (7) (8)

- (1) The polarity of cam\_pclk, cam\_fld, cam\_vs, and cam\_hs are configurable. If the cam\_hs, cam\_vs, and cam\_fld signals are output, the signal length can be set.
- (2) The parallel camera in SYNC mode supports interlaced image sensor modules and 8-, 10-, 11-, or 12-bit data.
- (3) When the image sensor has fewer than 12 data lines, it must be connected to the lower data lines and the unused lines must be grounded.
- (4) It is possible to shift the data to 0, 2, or 4 data internal lanes.
- (5) The bit configurations are: cam\_d[11:4] or cam\_d[7:0] in 8-bit mode, cam\_d[11:2] or cam\_d[9:0] in 10-bit mode, cam\_d[10:0] in 11-bit mode, and cam\_d[11:0] in 12-bit mode.
- (6) Optionally, the data write to memory can be qualified by the external cam\_wen signal.
- (7) The cam\_wen signal can be used as a external memory write-enable signal. The data is stored to memory only if cam\_hs, cam\_vs, and cam\_wen signals are asserted.
- (8) In cam\_xclki; I is equal to a or b.

#### 6.5.1.1.1.4 8-bit Packed SYNC - Interlaced Mode

Table 6-32 and Table 6-33 assume testing over the recommended operating conditions and electrical characteristic conditions (see Figure 6-26).



# Table 6-31. ISP Timing Conditions – 8-bit Packed SYNC – Interlaced Mode

| TIMIN                    | G CONDITION PARAMETER   | VALUE | UNIT |
|--------------------------|-------------------------|-------|------|
| Input Conditions         |                         |       | •    |
| t <sub>R</sub>           | Input signal rise time  | 2.5   | ns   |
| t <sub>F</sub>           | Input signal fall time  | 2.5   | ns   |
| <b>Output Conditions</b> |                         |       |      |
| C <sub>LOAD</sub>        | Output load capacitance | 8.6   | pF   |

# Table 6-32. ISP Timing Requirements – 8-bit Packed SYNC – Interlaced Mode<sup>(1)</sup>

| NO.   | PARAMETER                  |                                                           | 1.1  | 15 V              | 1.0 V |                  | UNIT |
|-------|----------------------------|-----------------------------------------------------------|------|-------------------|-------|------------------|------|
|       |                            |                                                           | MIN  | MAX               | MIN   | MAX              |      |
| ISP3  | t <sub>c(pclk)</sub>       | Cycle time <sup>(2)</sup> , cam_pclk period               | 7.7  |                   | 15.4  |                  | ns   |
| ISP4  | t <sub>W(pclkH)</sub>      | Typical pulse duration, cam_pclk high                     | 0.5  | *P <sup>(3)</sup> | 0.5   | P <sup>(3)</sup> | ns   |
| ISP4  | t <sub>W(pclkL)</sub>      | Typical pulse duration, cam_pclk low                      | 0.5  | *P <sup>(3)</sup> | 0.5   | P <sup>(3)</sup> | ns   |
|       | t <sub>dc(pclk)</sub>      | Duty cycle error, cam_pclk                                |      | 385               |       | 769              | ps   |
|       | t <sub>j(pclk)</sub>       | Cycle jitter <sup>(4)</sup> , cam_pclk                    |      | 83                |       | 167              | ps   |
| ISP5  | t <sub>su(dV-pclkH)</sub>  | Setup time, cam_d[11:0] valid before cam_pclk rising edge | 1.08 |                   | 2.27  |                  | ns   |
| ISP6  | t <sub>h(pclkH-dV)</sub>   | Hold time, cam_d[11:0] valid after cam_pclk rising edge   | 1.08 |                   | 2.27  |                  | ns   |
| ISP7  | t <sub>su(dV-vsH)</sub>    | Setup time, cam_vs valid before cam_pclk rising edge      | 1.08 |                   | 2.27  |                  | ns   |
| ISP8  | t <sub>h(pclkH-vsV)</sub>  | Hold time, cam_vs valid after cam_pclk rising edge        | 1.08 |                   | 2.27  |                  | ns   |
| ISP9  | t <sub>su(dV-hsH)</sub>    | Setup time, cam_hs valid before cam_pclk rising edge      | 1.08 |                   | 2.27  |                  | ns   |
| ISP10 | t <sub>h(pclkH-hsV)</sub>  | Hold time, cam_hs valid after cam_pclk rising edge        | 1.08 |                   | 2.27  |                  | ns   |
| ISP11 | t <sub>su(dV-hsH)</sub>    | Setup time, cam_wen valid before cam_pclk rising edge     | 1.08 |                   | 2.27  |                  | ns   |
| ISP12 | t <sub>h(pclkH-hsV)</sub>  | Hold time, cam_wen valid after cam_pclk rising edge       | 1.08 |                   | 2.27  |                  | ns   |
| ISP13 | t <sub>su(dV-fldH)</sub>   | Setup time, cam_fld valid before cam_pclk rising edge     | 1.08 |                   | 2.27  |                  | ns   |
| ISP14 | t <sub>h(pclkH-fldV)</sub> | Hold time, cam_fld valid after cam_pclk rising edge       | 1.08 |                   | 2.27  |                  | ns   |

<sup>(1)</sup> The timing requirements are assured for the cycle jitter and duty cycle error conditions specified.

## Table 6-33. ISP Switching Characteristics – 8-bit Packed SYNC – Interlaced Mode

| NO.   |                       | PARAMETER                                   | 1.15 V                |                   | 1.0 V                 |                   | UNIT |
|-------|-----------------------|---------------------------------------------|-----------------------|-------------------|-----------------------|-------------------|------|
|       |                       |                                             | MIN                   | MAX               | MIN                   | MAX               |      |
| ISP16 | t <sub>c(xclk)</sub>  | Cycle time <sup>(1)</sup> , cam_xclk period | 4.6                   |                   | 4.6                   |                   | ns   |
| ISP2  | t <sub>W(xclkH)</sub> | Typical pulse duration, cam_xclk high       | 0.5*                  | PO <sup>(2)</sup> | 0.5*                  | PO <sup>(2)</sup> | ns   |
| ISP2  | t <sub>W(xclkL)</sub> | Typical pulse duration, cam_xclk low        | 0.5*PO <sup>(2)</sup> |                   | 0.5*PO <sup>(2)</sup> |                   | ns   |
|       | t <sub>dc(xclk)</sub> | Duty cycle error, cam_xclk                  |                       | 231               |                       | 231               | ps   |
|       | t <sub>j(xclk)</sub>  | Jitter standard deviation (3), cam_xclk     |                       | 67                |                       | 67                | ps   |
|       | t <sub>R(xclk)</sub>  | Rise time, cam_xclk                         |                       | 0.93              |                       | 0.93              | ns   |
|       | t <sub>F(xclk)</sub>  | Fall time, cam_xclk                         |                       | 0.93              |                       | 0.93              | ns   |

<sup>(1)</sup> Related with the cam\_xclk maximum and minimum frequencies programmable in the ISP module. Warning: You must disable the camera sensor or the camera module to change the frequency configuration. For more information, see the OMAP35x Technical Reference Manual (TRM) [literature number SPRUF98]

<sup>(2)</sup> Related with the input maximum frequency supported by the ISP module.

<sup>(3)</sup> P = cam\_lclk period in ns.

<sup>(4)</sup> Maximum cycle jitter supported by cam\_pclk input clock.

<sup>(2)</sup> PO = cam\_xclk period in ns.

<sup>(3)</sup> The jitter probability density can be approximated by a Gaussian function.





030-060

# Figure 6-26. ISP - 8-bit Packed SYNC - Interlaced Mode(1) (2) (3) (4) (10)

- (1) The polarity of cam\_pclk, cam\_fld, cam\_vs, and cam\_hs are configurable.
- (2) The image sensor must be connected to the lower data lines and the unused lines must be grounded. However, it is possible to shift the data to 0, 2, or 4 data internal lanes. The bit configurations are: cam\_d[11:4] or cam\_d[7:0] in 8-bit packed mode.
- (3) Optionally, the data write to memory can be qualified by the external cam\_wen signal. The cam\_wen signal can be used as a external memory write-enable signal. The data is stored to memory only if cam\_hs, cam\_vs, and cam\_wen signals are asserted.
- (4) The camera module can pack 8-bit data into 16 bits. It doubles the maximum pixel clock. This mode can be particularly useful to transfer a YCbCr data stream or compressed stream to memory at very high speed.
- (5) In cam\_xclki; I is equal to a or b.

#### 6.5.1.1.2 ITU Mode

Table 6-35 and Table 6-36 assume testing over the recommended operating conditions and electrical characteristic conditions (see Figure 6-27).

Table 6-34. ISP Timing Conditions – ITU Mode

| TIMING CONDITI   | ON PARAMETER           | VALUE | UNIT |
|------------------|------------------------|-------|------|
| Input Conditions |                        |       |      |
| t <sub>R</sub>   | Input signal rise time | 2.7   | ns   |



## Table 6-34. ISP Timing Conditions – ITU Mode (continued)

| TIMIN                    | G CONDITION PARAMETER   | VALUE | UNIT |
|--------------------------|-------------------------|-------|------|
| t <sub>F</sub>           | Input signal fall time  | 2.7   | ns   |
| <b>Output Conditions</b> |                         |       |      |
| C <sub>LOAD</sub>        | Output load capacitance | 8.6   | pF   |

# Table 6-35. ISP Timing Requirements – ITU Mode<sup>(1)</sup>

| NO.   |                           | PARAMETER                                                |      | 5 V               | 1.0  | 0 V               | UNIT |
|-------|---------------------------|----------------------------------------------------------|------|-------------------|------|-------------------|------|
|       |                           |                                                          | MIN  | MAX               | MIN  | MAX               |      |
| ISP17 | t <sub>c(pclk)</sub>      | Cycle time <sup>(2)</sup> , cam_pclk period              | 13.3 |                   | 22.2 |                   | ns   |
| ISP18 | t <sub>W(pclkH)</sub>     | Typical pulse duration, cam_pclk high                    | 0.5  | *P <sup>(3)</sup> | 0.5  | *P <sup>(3)</sup> | ns   |
| ISP18 | t <sub>W(pclkL)</sub>     | Typical pulse duration, cam_pclk low                     | 0.5  | *P <sup>(3)</sup> | 0.5  | *P <sup>(3)</sup> | ns   |
|       | t <sub>dc(pclk)</sub>     | Duty cycle error, cam_pclk                               |      | 667               |      | 1111              | ps   |
|       | t <sub>j(pclk)</sub>      | Cycle jitter <sup>(4)</sup> , cam_pclk                   |      | 133               |      | 200               | ps   |
| ISP23 | t <sub>su(dV-pclkH)</sub> | Setup time, cam_d[9:0] valid before cam_pclk rising edge | 1.82 |                   | 3.25 |                   | ns   |
| ISP24 | t <sub>h(pclkH-dV)</sub>  | Hold time, cam_d[9:0] valid after cam_pclk rising edge   | 1.82 |                   | 3.25 |                   | ns   |

- (1) The timing requirements are assured for the cycle jitter and duty cycle error conditions specified.
- (2) Related with the input maximum frequency supported by the ISP module.
- (3) P = cam\_lclk period in ns.
- (4) Maximum cycle jitter supported by cam\_lclk input clock.

## Table 6-36. ISP Switching Characteristics – ITU Mode

| NO.   |                       | PARAMETER                                   | 1.15 V |                    | 1.0 V                 |                   | UNIT |
|-------|-----------------------|---------------------------------------------|--------|--------------------|-----------------------|-------------------|------|
|       |                       |                                             | MIN    | MAX                | MIN                   | MAX               |      |
| ISP15 | t <sub>c(xclk)</sub>  | Cycle time <sup>(1)</sup> , cam_xclk period | 4.6    |                    | 4.6                   |                   | ns   |
| ISP16 | t <sub>W(xclkH)</sub> | Typical pulse duration, cam_xclk high       | 0.5    | *PO <sup>(2)</sup> | 0.5*PO <sup>(2)</sup> |                   | ns   |
| ISP16 | t <sub>W(xclkL)</sub> | Typical pulse duration, cam_xclk low        | 0.5    | *PO <sup>(2)</sup> | 0.5*                  | PO <sup>(2)</sup> | ns   |
|       | t <sub>dc(xclk)</sub> | Duty cycle error, cam_xclk                  |        | 231                |                       | 231               | ps   |
|       | t <sub>j(xclk)</sub>  | Jitter standard deviation (3), cam_xclk     |        | 33                 |                       | 33                | ps   |
|       | t <sub>R(xclk)</sub>  | Rise time, cam_xclk                         |        | 0.93               |                       | 0.93              | ns   |
|       | t <sub>F(xclk)</sub>  | Fall time, cam_xclk                         |        | 0.93               |                       | 0.93              | ns   |

<sup>(1)</sup> Related with the cam\_xclk maximum and minimum frequencies programmable in the ISP module.

Warning: The camera sensor or the camera module must be disabled to change the frequency configuration. For more information, see the OMAP35x Technical Reference Manual (TRM) [literature number SPRUF98]

- (2) PO = cam\_xclk period in ns
- (3) The jitter probability density can be approximated by a Gaussian function.





Figure 6-27. ISP - ITU Mode(1) (2)

- (1) The unused lines must be grounded and the data bus must be connected to the lower data lines. It is possible to shift the data to 0, 2, or 4 data internal lanes. The different configurations are: cam\_d[11:4] or cam\_d[7:0] in 8-bit mode and cam\_d[11:2] or cam\_d[9:0] in 10-bit mode.
- (2) The parallel camera in ITU mode supports progressive camera modules.



# 6.5.2 Display Subsystem (DSS)

The display subsystem (DSS) provides the logic to display the video frame from external (SDRAM) or internal (SRAM) memory on an LCD panel or a TV set. The DSS integrates a display controller, a remote frame buffer module (RFBI), and a TV-out module. It can be used in two configurations:

- · LCD display in:
  - Bypass mode (RFBI module bypassed)
  - RFBI mode (through RFBI module)
- TV display (not discussed in this document because of its analog IO signals)

The two displays can be active at the same time.

#### NOTE

For more information, see Display Subsystem / Display Subsystem Functional Description section of the *OMAP35x Technical Reference Manual (TRM)* [literature number SPRUF98].

# 6.5.2.1 LCD Display in Bypass Mode

Two types of LCD panel are supported:

- Thin film transistor (TFT) or active matrix technology
- · Supertwisted nematic (STN) or passive matrix technology

Both configurations are discussed in the following paragraphs.

# 6.5.2.1.1 LCD Display in TFT Mode

#### 6.5.2.1.1.1 LCD Display in TFT Mode - HDTV Application

Table 6-37 assumes testing over the recommended operating conditions (see Figure 6-28).

Table 6-37. LCD Display Switching Characteristics in TFT Mode – HDTV Application<sup>(3)</sup> (4)

| NO. |                               | PARAMETER                                                   | OF                    | P3                    | OP                    | P2                    | UNIT |
|-----|-------------------------------|-------------------------------------------------------------|-----------------------|-----------------------|-----------------------|-----------------------|------|
|     |                               |                                                             | MIN                   | MAX                   | MIN                   | MAX                   |      |
| DL0 | t <sub>d(PCLKA-HSYNCT)</sub>  | Delay time, dss_pclk active edge to dss_hsync transition    | -4.2                  | 4.2                   | -4.7                  | 4.7                   | ns   |
| DL1 | t <sub>d(PCLKA-VSYNCT)</sub>  | Delay time, dss_pclk active edge to dss_vsync transition    | -4.2                  | 4.2                   | -4.7                  | 4.7                   | ns   |
| DL2 | t <sub>d(PCLKA-ACBIASA)</sub> | Delay time, dss_pclk active edge to dss_acbias active level | -4.2                  | 4.2                   | -4.7                  | 4.7                   | ns   |
| DL3 | t <sub>d(PCLKA-DATAV)</sub>   | Delay time, dss_pclk active edge to dss_data bus valid      | -4.2                  | 4.2                   | -4.7                  | 4.7                   | ns   |
| DL4 | t <sub>c(PCLK)</sub>          | Cycle time <sup>(2)</sup> , dss_pclk                        | 13.468                |                       | 15.152                |                       | ns   |
| DL5 | t <sub>w(PCLK)</sub>          | Pulse duration, dss_pclk low or high                        | 0.45*P <sup>(1)</sup> | 0.55*P <sup>(1)</sup> | 0.45*P <sup>(1)</sup> | 0.55*P <sup>(1)</sup> | ns   |

<sup>(1)</sup> P = dss\_pclk period.

TIMING REQUIREMENTS AND SWITCHING CHARACTERISTICS

<sup>(2)</sup> The pixel clock frequency is software programmable via the pixel clock divider configuration from 1 to 255 division range in the DISPC\_DIVISOR register.

<sup>(3)</sup> The capacitive load is equivalent to 25 pF at 1.15 V and 30 pF at 1.0 V.

<sup>(4)</sup> For more information, see the DSS chapter in the OMAP35x Technical Reference Manual (TRM) [literature number SPRUF98].





Figure 6-28. LCD Display in TFT Mode - HDTV Application(1) (2) (3) (4)

- (1) The pixel data bus depends on the use of 8-, 9-, 12-, 16-, 18-, or 24-bit per pixel data output pins.
- (2) The pixel clock frequency is programmable.
- (3) All timings not illustrated in the waveform are programmable by software, control signal polarity, and driven edge of dss\_pclk.
- (4) For more information, see the DSS chapter in the OMAP35x Technical Reference Manual (TRM) [literature number SPRUF98].

## 6.5.2.1.2 LCD Display in STN Mode

Table 6-38 assumes testing over the recommended operating conditions (see Figure 6-29).

Table 6-38. LCD Display Switching Characteristics in STN Mode<sup>(3)</sup> (4) (5)

| NO. |                             | PARAMETER                                              |                       | OPP3                  |                       | OPP2                  |    |  |
|-----|-----------------------------|--------------------------------------------------------|-----------------------|-----------------------|-----------------------|-----------------------|----|--|
|     |                             |                                                        | MIN                   | MAX                   | MIN                   | MAX                   |    |  |
| DL3 | t <sub>d(PCLKA-DATAV)</sub> | Delay time, dss_pclk active edge to dss_data bus valid | -6.9                  | 6.9                   | -6.9                  | 6.9                   | ns |  |
| DL4 | t <sub>c(PCLK)</sub>        | Cycle time <sup>(2)</sup> , dss_pclk                   | 22.727                |                       | 22.727                |                       | ns |  |
| DL5 | t <sub>w(PCLK)</sub>        | Pulse duration, dss_pclk low or high                   | 0.45*P <sup>(1)</sup> | 0.55*P <sup>(1)</sup> | 0.45*P <sup>(1)</sup> | 0.55*P <sup>(1)</sup> | ns |  |

- (1) P = dss\_pclk period.
- (2) The pixel clock frequency is software programmable via the pixel clock divider configuration from 1 to 255 division range in the DISPC\_DIVISOR register.
- (3) The DSS in STN mode is used with 4 or 8 pins only; unused pixel data bits always remain low.
- (4) The capacitive load is equivalent to 40 pF.
- (5) For more information, see the DSS chapter in the OMAP35x Technical Reference Manual (TRM) [literature number SPRUF98].





Figure 6-29. LCD Display in STN Mode(1) (2) (3) (4) (5)

- (1) The pixel data bus depends on the use 4-, 8-, 12-, 16-, 18-, or 24-bit per pixel data output pins.
- (2) All timings not illustrated in the waveform are programmable by software, control signal polarity, and driven edge of dss\_pclk.
- (3) dss\_vsync width must be programmed to be as small as possible.
- (4) The pixel clock frequency is programmable.
- (5) For more information, see the DSS chapter in the OMAP35x Technical Reference Manual (TRM) [literature number SPRUF98].

### 6.5.2.2 LCD Display in RFBI Mode

Table 6-40 and Table 6-41 assume testing over the recommended operating conditions (see Figure 6-30 through Figure 6-32).

Table 6-39. LCD Timing Conditions - RFBI Mode

|                   | TIMING CONDITION PARAMETER | VA  | VALUE |    |  |  |  |  |  |
|-------------------|----------------------------|-----|-------|----|--|--|--|--|--|
|                   |                            | MIN | MAX   |    |  |  |  |  |  |
| Input Cond        | ditions                    | ·   |       |    |  |  |  |  |  |
| t <sub>R</sub>    | Input signal rise time     |     | 15    | ns |  |  |  |  |  |
| t <sub>F</sub>    | Input signal fall time     |     | 15    | ns |  |  |  |  |  |
| Output Conditions |                            |     |       |    |  |  |  |  |  |
| C <sub>LOAD</sub> | Output load capacitance    |     | 30    | pF |  |  |  |  |  |

## Table 6-40. LCD Display Timing Requirements in RFBI Mode

| NO. |                              | PARAMETER                                                |     | OPP3 |     | OPP2 |     | OPP1 <sup>(1)</sup> |    |
|-----|------------------------------|----------------------------------------------------------|-----|------|-----|------|-----|---------------------|----|
|     |                              |                                                          | MIN | MAX  | MIN | MAX  | MIN | MAX                 |    |
| DR0 | t <sub>su(DAV-RDH)</sub>     | Setup time, rfbi_da[15:0] valid to rfbi_rd high          | 7.0 |      | 9.0 |      |     |                     | ns |
| DR1 | t <sub>h(RDH-DAIV)</sub>     | Hold time, rfbi_rd high to rfbi_da[15:0] invalid         | 5.0 |      | 5.0 |      |     |                     | ns |
|     | t <sub>d(Data sampled)</sub> | rfbi_da[15:0] are sampled at the end off the access time | N   | (2)  | N   | (2)  |     |                     | ns |

- (1) Cannot boot in OPP1. If OPP1 is desired, boot in higher OPP then switch to OPP1.
- (2) N = (AccessTime) \* (TimeParaGranularity + 1) \* L4CLK



## Table 6-41. LCD Display Switching Characteristics in RFBI Mode

|                                    | PARAMETER                                                 | OF               | P3  | OF                | PP2  | OP  | P1 <sup>(1)</sup> | UNIT |
|------------------------------------|-----------------------------------------------------------|------------------|-----|-------------------|------|-----|-------------------|------|
|                                    |                                                           | MIN              | MAX | MIN               | MAX  | MIN | MAX               | Ī    |
| t <sub>w(rfbi_wrH)</sub>           | Pulse duration, rfbi_wr high                              | А                | (2) | Α                 | (2)  |     |                   | ns   |
| t <sub>w(rfbi_wrL)</sub>           | Pulse duration, rfbi_wr low                               | В                | (3) | B <sup>(3)</sup>  |      |     |                   | ns   |
| t <sub>d(rfbi_a0-rfbi_wrL)</sub>   | Delay time, rfbi_a0 transition to rfbi_wr low             | C <sup>(4)</sup> |     | С                 | (4)  |     |                   | ns   |
| t <sub>d(rfbi_wrH-rfbi_a0)</sub>   | Delay time, rfbi_wr high to rfbi_a0 transition            | D <sup>(5)</sup> |     | D                 | (5)  |     |                   | ns   |
| t <sub>d(rfbi_csx-rfbi_wrL)</sub>  | Delay time, rfbi_csx <sup>(15)</sup> low to rfbi_wr low   | Е                | (6) | Е                 | (6)  |     |                   | ns   |
| t <sub>d(rfbi_wrH-rfbi_csxH)</sub> | Delay time, rfbi_wr high to rfbi_csx <sup>(15)</sup> high | F                | (7) | F                 | (7)  |     |                   | ns   |
| t <sub>d(dataV)</sub>              | rfbi_da[15:0] valid                                       | G                | (8) | G                 | (8)  |     |                   | ns   |
| t <sub>d(rfbi_a0H-rfbi_rdL)</sub>  | Delay time, rfbi_a0 high to rfbi_rd low                   | Н                | (9) | Н                 | (9)  |     |                   | ns   |
| t <sub>d(rfbi_rdlH-rfbi_a0)</sub>  | Delay time, rfbi_rd high to rfbi_a0 transition            | I <sub>(,</sub>  | 10) | I(                | 10)  |     |                   | ns   |
| t <sub>w(rfbi_rdH)</sub>           | Pulse duration, rfbi_rd high                              | J(               | 11) | J(                | 11)  |     |                   | ns   |
| t <sub>w(rfbi_rdL)</sub>           | Pulse duration, rfbi_rd low                               | K <sup>(</sup>   | 12) | K <sup>(12)</sup> |      |     |                   | ns   |
| t <sub>d(rfbi_rdL-rfbi_csxL)</sub> | Delay time, rfbi_rd low to rfbi_csx <sup>(15)</sup> low   | Γ(               | 13) | Γ(                | 13)  |     |                   | ns   |
| $t_{d(rfbi\_rdH-rfbi\_csxH)}$      | Delay time, rfbi_rd high to rfbi_csx <sup>(15)</sup> high | M                | 14) | M                 | (14) |     |                   | ns   |
| $t_{R(rfbi\_wr)}$                  | Rise time, rfbi_wr                                        |                  | 10  |                   | 10   |     |                   | ns   |
| t <sub>F(rfbi_wr)</sub>            | Fall time, rfbi_wr                                        |                  | 10  |                   | 10   |     |                   | ns   |
| t <sub>R(rfbi_a0)</sub>            | Rise time, rfbi_a0                                        |                  | 10  |                   | 10   |     |                   | ns   |
| t <sub>F(rfbi_a0)</sub>            | Fall time, rfbi_a0                                        |                  | 10  |                   | 10   |     |                   | ns   |
| t <sub>R(rfbi_csx)</sub>           | Rise time, rfbi_csx <sup>(15)</sup>                       |                  | 10  |                   | 10   |     |                   | ns   |
| t <sub>F(rfbi_csx)</sub>           | Fall time, rfbi_csx <sup>(15)</sup>                       |                  | 10  |                   | 10   |     |                   | ns   |
| t <sub>R(rfbi_da[15:0])</sub>      | Rise time, rfbi_da[15:0]                                  |                  | 10  |                   | 10   |     |                   | ns   |
| t <sub>F(rfbi_da[15:0])</sub>      | Fall time, rfbi_da[15:0]                                  |                  | 10  |                   | 10   |     |                   | ns   |
| t <sub>R(rfbi_rd)</sub>            | Rise time, rfbi_rd                                        |                  | 10  |                   | 10   |     |                   | ns   |
| t <sub>F(rfbi_rd)</sub>            | Fall time, rfbi_rd                                        |                  | 10  |                   | 10   |     |                   | ns   |

- (1) Cannot boot in OPP1. If OPP1 is desired, boot in higher OPP then switch to OPP1.
- (2) A = (WECycleTime WEOffTime) \* (TimeParaGranularity + 1) \* L4CLK
- (3) B = (WEOffTime WEOntime) \* (TimeParaGranularity + 1) \* L4CLK
- (4) C = WEOnTime \* (TimeParaGranularity + 1) \* L4CLK
- (5) D = (WECycleTime + CSPulseWidth WEOffTime) \* (TimeParaGranularity + 1) \* L4CLK if mode Write to Read or Read to Write is enabled
- (6) E = (WEOnTime CSOnTime) \* (TimeParaGranularity + 1) \* L4CLK
- (7) F = (CSOffTime WEOffTime) \* (TimeParaGranularity + 1) \* L4CLK
- (8) G = (WECycleTime) \* (TimeParaGranularity + 1) \* L4CLK
- (9) H = (REOnTime) \* (TimeParaGranularity + 1) \* L4CLK
- (10) I = (RECycleTime + CSPulseWidth REOffTime) \* (TimeParaGranularity + 1) \* L4CLK if mode Write to Read or Read to Write is enabled
- (11) J = (RECycleTime REOffTime) \* (TimeParaGranularity + 1) \* L4CLK
- (12) K = (REOffTime REOntime) \* (TimeParaGranularity + 1) \* L4CLK
- (13) L = (REOnTime CSOnTime) \* (TimeParaGranularity + 1) \* L4CLK
- (14) M = (CSOffTime REOffTime) \* (TimeParaGranularity + 1) \* L4CLK
- (15) In rfbi\_csx, x stands for 0 or 1.





034-002

Figure 6-30. LCD Display in RFBI Mode – Command / Data Write Mode(1) (2)

- (1) In rfbi\_csx, x is equal to 0 or 1.
- (2) For more information, see the DSS chapter in the OMAP35x Technical Reference Manual (TRM) [literature number SPRUF98] .



034-003

Figure 6-31. LCD Display in RFBI Mode – Data Read Mode(1) (2)

- (1) In rfbi\_csx, x is equal to 0 or 1.
- (2) For more information, see the DSS chapter in the OMAP35x Technical Reference Manual (TRM) [literature number SPRUF98].





034-004

Figure 6-32. LCD Display in RFBI Mode – Command / Data Write-to-Read and Read-to-Write Timing Modes(1) (2)

- (1) In rfbi\_csx, x is equal to 0 or 1.
- (2) For more information, see the DSS chapter in the OMAP35x Technical Reference Manual (TRM) [literature number SPRUF98].



#### 6.6 Serial Communications Interfaces

# 6.6.1 Multichannel Buffered Serial Port (McBSP) Timing

There are five McBSP modules called McBSP1 through McBSP5. McBSP provides a full-duplex, direct serial interface between the OMAP3530/25 device and other devices in a system such as other application devices or codecs. It can accommodate a wide range of peripherals and clocked frame-oriented protocols (I2S, PCM, and TDM) due to its high level of versatility.

The McBSP1-5 modules may support two types of data transfer at the system level:

- The full-cycle mode, for which one clock period is used to transfer the data, generated on one edge and captured on the same edge (one clock period later).
- The half-cycle mode, for which one half clock period is used to transfer the data, generated on one
  edge and captured on the opposite edge (one half clock period later). Note that a new data is
  generated only every clock period, which secures the required hold time.

The interface clock (CLKX/CLKR) activation edge (data/frame sync capture and generation) has to be configured accordingly with the external peripheral (activation edge capability) and the type of data transfer required at the system level.

The OMAP3530/25 McBSP1-5 timing characteristics are described for both rising and falling activation edges. McBSP1 supports:

- 6-pin mode: dx and dr as data pins; clkx, clkr, fsx, and fsr as control pins.
- 4-pin mode: dx and dr as data pins; clkx and fsx pins as control pins. The clkx and fsx pins are internally looped back via software configuration, respectively, to the clkr and fsr internal signals for data receive.

McBSP2, 3, 4, and 5 support only the 4-pin mode.

The following sections describe the timing characteristics for applications in normal mode (that is, OMAP3530/25 McBSPx connected to one peripheral) and TDM applications in multipoint mode.

#### 6.6.1.1 McBSP in Normal Mode

Table 6-42. McBSP Timing Conditions—Normal Mode

| TIMING C          | ONDITION PARAMETER      | VALUE | UNIT |  |  |  |  |  |  |
|-------------------|-------------------------|-------|------|--|--|--|--|--|--|
| Input Conditions  |                         |       |      |  |  |  |  |  |  |
| t <sub>R</sub>    | Input signal rise time  | 2     | ns   |  |  |  |  |  |  |
| t <sub>F</sub>    | Input signal fall time  | 2     | ns   |  |  |  |  |  |  |
| Output Conditions | Output Conditions       |       |      |  |  |  |  |  |  |
| C <sub>LOAD</sub> | Output load capacitance | 10    | pF   |  |  |  |  |  |  |

Table 6-43. McBSP Output Clock Pulse Duration

| NO.        |                     | PARA                      | METER                               | ОР    | P3  | OP    | P2  | UNIT |
|------------|---------------------|---------------------------|-------------------------------------|-------|-----|-------|-----|------|
|            |                     |                           |                                     | MIN   | MAX | MIN   | MAX |      |
| Inputs and | d Outputs           |                           |                                     |       |     |       |     |      |
| McBSP1     | t <sub>c(CLK)</sub> | Cycle time, mcbsp1_clk 0) | xx / mcbsp1_clkr (multiplexing mode | 20.83 |     | 41.67 |     | ns   |
| McBSP2     | t <sub>c(CLK)</sub> | Cycle time, mcbsp2_clk    | xx (multiplexing mode 0)            | 20.83 |     | 41.67 |     | ns   |
| McBSP3     | t <sub>c(CLK)</sub> | Cycle time,               | IO set 1 (multiplexing mode 0)      | 31.25 |     | 62.50 |     | ns   |
|            |                     | mcbsp3_clkx               | IO set 2 (multiplexing mode 1)      | 20.83 |     | 41.67 |     |      |
|            |                     |                           | IO set 3 (multiplexing mode 2)      | 20.83 |     | 41.67 |     |      |
| McBSP4     | t <sub>c(CLK)</sub> | Cycle time,               | IO set 1 (multiplexing mode 0)      | 20.83 |     | 41.67 |     | ns   |
|            |                     | mcbsp4_clkx               | IO set 2 (multiplexing mode 2)      | 31.25 |     | 62.50 |     |      |
| McBSP5     | t <sub>c(CLK)</sub> | Cycle time, mcbsp5_clk    | x (multiplexing mode 1)             | 31.25 |     | 62.50 |     | ns   |

TIMING REQUIREMENTS AND SWITCHING CHARACTERISTICS

Copyright © 2008–2013, Texas Instruments Incorporated



#### Table 6-43. McBSP Output Clock Pulse Duration (continued)

| NO.     |                      | PARAMETER                                                             |                      | PP3  | OF                   | UNIT |    |
|---------|----------------------|-----------------------------------------------------------------------|----------------------|------|----------------------|------|----|
|         |                      |                                                                       | MIN                  | MAX  | MIN                  | MAX  |    |
| Outputs |                      |                                                                       |                      |      |                      |      |    |
|         | t <sub>w(CLKH)</sub> | Typical pulse duration, mcbsp1_clkr / mcbspx_clkx high <sup>(2)</sup> | 0.5*P <sup>(1)</sup> |      | 0.5*P <sup>(1)</sup> |      | ns |
|         | t <sub>w(CLKL)</sub> | Typical pulse duration, mcbsp1_clkr / mcbspx_clkx low <sup>(2)</sup>  | 0.5*P <sup>(1)</sup> |      | 0.5*P <sup>(1)</sup> |      | ns |
|         | t <sub>dc(CLK)</sub> | Duty cycle error, mcbsp1_clkr / mcbspx_clkx <sup>(2)</sup>            | -0.75                | 0.75 | -0.75                | 0.75 | ns |

<sup>(1)</sup> P = mcbsp1\_clkr / mcbspx\_clkx clock period.

## 6.6.1.1.1 Receive Timing with Rising Edge as Activation Edge

Table 6-44 through Table 6-49 assume testing over the recommended operating conditions (see Figure 6-33 through Figure 6-34).

Table 6-44. McBSP1, 2, and 3 (Sets #2 and #3) Timing Requirements – Rising Edge and Receive Mode<sup>(1)</sup>

| NO. |                                                                                                                                                                         | PARAMETER                                                                    |                                                                                        | 1.1 | 5 V | 1.0 | ) V | UNIT |
|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------|----------------------------------------------------------------------------------------|-----|-----|-----|-----|------|
|     |                                                                                                                                                                         |                                                                              |                                                                                        | MIN | MAX | MIN | MAX |      |
| В3  | t <sub>su(DRV-CLKAE)</sub>                                                                                                                                              | Setup time, mcbspx_dr valid before mcbsp1_clkr /                             | Master                                                                                 | 3.5 |     | 7.7 |     | ns   |
|     |                                                                                                                                                                         | mcbspx_clkx active edge                                                      | Slave                                                                                  | 3.7 |     | 7.9 |     | ns   |
| B4  | $\begin{array}{ccc} \text{B4} & & t_{\text{h(CLKAE-DRV)}} & & \text{Hold time, mcbspx\_dr valid after mcbsp1\_clkr} \\ & & \text{mcbspx\_clkx active edge} \end{array}$ | Hold time, mcbspx_dr valid after mcbsp1_clkr /                               | Master                                                                                 | 1   |     | 1   |     | ns   |
|     |                                                                                                                                                                         | mcbspx_clkx active edge                                                      | Slave                                                                                  | 0.4 |     | 0.4 |     | ns   |
| B5  | t <sub>su(FSV-CLKAE)</sub>                                                                                                                                              | Setup time, mcbsp1_fsr / mcbspx_fsx valid before mcbmcbspx_clkx active edge  | Setup time, mcbsp1_fsr / mcbspx_fsx valid before mcbsp1_clkr / mcbspx_clkx active edge |     |     | 7.9 |     | ns   |
| B6  | t <sub>h(CLKAE-FSV)</sub>                                                                                                                                               | Hold time, mcbsp1_fsr / mcbspx_fsx valid after mcbsp mcbspx_clkx active edge | 1_clkr /                                                                               | 0.5 |     | 0.5 |     | ns   |

<sup>(1)</sup> In mcbspx, x identifies the McBSP number: 1, 2, or 3. Note that for the McBSP3, these timings concern only Set #2 (multiplexing mode on UART pins) and Set #3 (multiplexing mode on McBSP1 pins).

Table 6-45. McBSP1, 2, and 3 (Sets #2 and #3) Switching Characteristics – Rising Edge and Receive Mode<sup>(1)</sup>

| NO. | PARAMETER                 |                                                                                    | PARAMETER |      | 1.1 | 15 V | 1.0 | ) V | UNIT |
|-----|---------------------------|------------------------------------------------------------------------------------|-----------|------|-----|------|-----|-----|------|
|     |                           |                                                                                    | MIN       | MAX  | MIN | MAX  |     |     |      |
| B2  | t <sub>d(CLKAE-FSV)</sub> | Delay time, mcbsp1_clkr / mcbspx_clkx active edge to mcbsp1_fsr / mcbspx_fsx valid | 0.7       | 14.8 | 0.7 | 29.6 | ns  |     |      |

In mcbspx, x identifies the McBSP number: 1, 2, or 3. Note that for the McBSP3, these timings concern only Set #2 (multiplexing mode on UART pins) and Set #3 (multiplexing mode on McBSP1 pins).

# Table 6-46. McBSP4 (Set #1) Timing Requirements – Rising Edge and Receive Mode<sup>(1)</sup>

| NO. |                                                                         | PARAMETER                                                  |             | 1.1 | 1.15 V |     | 1.0 V |    |
|-----|-------------------------------------------------------------------------|------------------------------------------------------------|-------------|-----|--------|-----|-------|----|
|     |                                                                         |                                                            |             | MIN | MAX    | MIN | MAX   |    |
| В3  | t <sub>su(DRV-CLKXAE)</sub>                                             | Setup time, mcbspx_dr valid before                         | Master      | 2.7 |        | 7.7 |       | ns |
|     | mcbspx_clkx active edge                                                 | Slave                                                      | 3.7         |     | 7.9    |     | ns    |    |
| B4  | t <sub>h(CLKXAE-DRV)</sub> Hold time, mcbspx_dr valid after mcbspx_clkx | Master                                                     | 1           |     | 1      |     | ns    |    |
|     |                                                                         | active edge                                                | Slave       | 0.4 |        | 0.4 |       | ns |
| B5  | t <sub>su(FSXV-CLKXAE)</sub>                                            | Setup time mcbspx_fsx valid before mcbspx_clkx active edge |             | 3.7 |        | 7.9 |       | ns |
| B6  | t <sub>h(CLKXAE-FSXV)</sub>                                             | Hold Time mcbspx_fsx valid after mcbspx_clkx a             | active edge | 0.5 |        | 0.5 |       | ns |

<sup>(1)</sup> In mcbspx, x identifies the McBSP number: 4. Note that for the McBSP4, these timings concern only Set #1: multiplexing mode by default. The McBSP4 is also multiplexed on GPMC pins (Set #2): the corresponding timings are specified in Table 6-48 and Table 6-49

<sup>(2)</sup> In mcbspx, x identifies the McBSP number: 1, 2, 3, 4, or 5.



# Table 6-47. McBSP4 (Set #1) Switching Characteristics – Rising Edge and Receive Mode<sup>(1)</sup>

| NO. |                              | PARAMETER                                               | 1.15 | 1.15 V |     | ٧    | UNIT |
|-----|------------------------------|---------------------------------------------------------|------|--------|-----|------|------|
|     |                              |                                                         | MIN  | MAX    | MIN | MAX  |      |
| B2  | t <sub>d</sub> (CLKXAE-FSXV) | Delay time, mcbspx_clkx active edge to mcbspx_fsx valid | 0.7  | 16.6   | 0.7 | 33.1 | ns   |

<sup>(1)</sup> In mcbspx, x identifies the McBSP number: 4. Note that for the McBSP4, these timings concern only Set #1: multiplexing mode by default. The McBSP4 is also multiplexed on GPMC pins (Set #2): the corresponding timings are specified in Table 6-48 and Table 6-49

# Table 6-48. McBSP3 (Set #1), 4 (Set #2), and 5 Timing Requirements – Rising Edge and Receive Mode<sup>(1)</sup>

| NO. |                              | PARAMETER                                     |                                                         | 1.15 | 5 V | 1.0  | ) V | UNIT |
|-----|------------------------------|-----------------------------------------------|---------------------------------------------------------|------|-----|------|-----|------|
|     |                              |                                               |                                                         | MIN  | MAX | MIN  | MAX |      |
| В3  | t <sub>su(DRV-CLKXAE)</sub>  | Setup time, mcbspx_dr valid before            | Master                                                  | 5.6  |     | 12   |     | ns   |
|     |                              | mcbspx_clkx active edge                       | Slave                                                   | 5.8  |     | 12.2 |     | ns   |
| B4  | t <sub>h(CLKXAE-DRV)</sub>   | Hold time, mcbspx_dr valid after mcbspx_clkx  | Master                                                  | 1    |     | 1    |     | ns   |
|     | , ,                          | active edge                                   | Slave                                                   | 0.4  |     | 0.4  |     | ns   |
| B5  | t <sub>su(FSXV-CLKXAE)</sub> | Setup time, mcbspx_fsx valid before mcbspx_c  | lkx active edge                                         | 5.8  |     | 12.2 |     | ns   |
| B6  | t <sub>h(CLKXAE-FSXV)</sub>  | Hold time, mcbspx_fsx valid after mcbspx_clkx | ld time, mcbspx_fsx valid after mcbspx_clkx active edge |      |     | 0.5  |     | ns   |

<sup>(1)</sup> In mcbspx, x identifies the McBSP number: 3, 4, or 5. Note that for the McBSP3, these timings concern only Set #1: multiplexing mode by default. The McBSP3 is also multiplexed on UART pins (Set #2) and on McBSP1 pins (Set #3): the corresponding timings are specified in Table 6-46 and Table 6-47.

For the McBSP4, these timings concern only Set #2 (multiplexing mode on GPMC pins).

# Table 6-49. McBSP3 (Set #1), 4 (Set #2), and 5 Switching Requirements – Rising Edge and Receive Mode<sup>(1)</sup>

| NO. |                             | PARAMETER                                               | 1.1 | 5 V     | 1.  | 0 V  | UNIT |
|-----|-----------------------------|---------------------------------------------------------|-----|---------|-----|------|------|
|     |                             |                                                         |     | MIN MAX |     | MAX  |      |
| B2  | t <sub>d(CLKXAE-FSXV)</sub> | Delay time, mcbspx_clkx active edge to mcbspx_fsx valid | 0.7 | 22.2    | 0.7 | 44.4 | ns   |

(1) In mcbspx, x identifies the McBSP number: 3, 4, or 5. Note that for the McBSP3, these timings concern only Set #1: multiplexing mode by default. The McBSP3 is also multiplexed on UART pins (Set #2) and on McBSP1 pins (Set #3): the corresponding timings are specified in Table 6-46 and Table 6-47.

For the McBSP4, these timings concern only Set #2 (multiplexing mode on GPMC pins).



Figure 6-33. McBSP Rising Edge Receive Timing in Master Mode



Figure 6-34. McBSP Rising Edge Receive Timing in Slave Mode

## 6.6.1.1.2 Transmit Timing with Rising Edge as Activation Edge

Table 6-50 through Table 6-55 assume testing over the recommended operating conditions (see Figure 6-35 and Figure 6-36).



# Table 6-50. McBSP1, 2, and 3 (Sets #2 and #3) Timing Requirements – Rising Edge and Transmit Mode<sup>(1)</sup>

| NO. |                              | PARAMETER                                                   | 1.1 | 5 V | 1.0 V |     | UNIT |
|-----|------------------------------|-------------------------------------------------------------|-----|-----|-------|-----|------|
|     |                              |                                                             | MIN | MAX | MIN   | MAX |      |
| B5  | t <sub>su(FSXV-CLKXAE)</sub> | Setup time, mcbspx_fsx valid before mcbspx_clkx active edge | 3.7 |     | 7.9   |     | ns   |
| B6  | t <sub>h(CLKXAE-FSXV)</sub>  | Hold time, mcbspx_fsx valid after mcbspx_clkx active edge   | 0.5 |     | 0.5   |     | ns   |

<sup>(1)</sup> In mcbspx, x identifies the McBSP number: 1, 2, or 3. Note that for the McBSP3, these timings concern only Set #2 (multiplexing mode on UART pins) and Set #3 (multiplexing mode on McBSP1 pins).

Table 6-51. McBSP1, 2, and 3 (Sets #2 and #3) Switching Characteristics – Rising Edge and Transmit Mode<sup>(1)</sup>

| NO. |                             | PARAMETER                                      |                                                      | 1.15 V |      | 1.0 V |      | UNIT |
|-----|-----------------------------|------------------------------------------------|------------------------------------------------------|--------|------|-------|------|------|
|     |                             |                                                |                                                      | MIN    | MAX  | MIN   | MAX  |      |
| B2  | t <sub>d(CLKXAE-FSXV)</sub> | Delay time, mcbspx_clkx active edge to r valid | elay time, mcbspx_clkx active edge to mcbspx_fsx lid |        | 14.8 | 0.7   | 29.6 | ns   |
| В8  | t <sub>d(CLKXAE-DXV)</sub>  | Delay time, mcbspx_clkx active edge to         | Master                                               | 0.6    | 14.8 | 0.6   | 29.6 | ns   |
|     |                             | mcbspx_dx valid                                | Slave                                                | 0.6    | 14.8 | 0.6   | 29.6 | ns   |

<sup>(1)</sup> In mcbspx, x identifies the McBSP number: 1, 2, or 3. Note that for the McBSP3, these timings concern only Set #2 (multiplexing mode on UART pins) and Set #3 (multiplexing mode on McBSP1 pins).

# Table 6-52. McBSP4 (Set #1) Timing Requirements – Rising Edge and Transmit Mode<sup>(1)</sup>

| NO. |                              | PARAMETER                                                   | 1.1 | 5 V | 1.0 V |     | UNIT |
|-----|------------------------------|-------------------------------------------------------------|-----|-----|-------|-----|------|
|     |                              |                                                             | MIN | MAX | MIN   | MAX |      |
| B5  | t <sub>su(FSXV-CLKXAE)</sub> | Setup time, mcbspx_fsx valid before mcbspx_clkx active edge | 3.7 |     | 7.9   |     | ns   |
| B6  | t <sub>h(CLKXAE-FSXV)</sub>  | Hold time, mcbspx_fsx valid after mcbspx_clkx active edge   | 0.5 |     | 0.5   |     | ns   |

<sup>(1)</sup> In mcbspx, x identifies the McBSP number: 4. Note that for the McBSP4, these timings concern only Set #1: multiplexing mode by default. The McBSP4 is also multiplexed on GPMC pins (Set #2): the corresponding timings are specified in Table 6-54.

# Table 6-53. McBSP4 (Set #1) Switching Characteristics – Rising Edge and Transmit Mode<sup>(1)</sup>

| NO. |                             | PARAMETER                                               |        | 1.15 V |      | 1.0 V |      | UNIT |
|-----|-----------------------------|---------------------------------------------------------|--------|--------|------|-------|------|------|
|     |                             |                                                         |        | MIN    | MAX  | MIN   | MAX  |      |
| B2  | t <sub>d(CLKXAE-FSXV)</sub> | Delay time, mcbspx_clkx active edge to mcbspx_fsx valid | )      | 0.7    | 16.6 | 0.7   | 33.1 | ns   |
| B8  | t <sub>d(CLKXAE-DXV)</sub>  | Delay time, mcbspx_clkx active edge                     | Master | 0.6    | 16.6 | 0.6   | 33.1 | ns   |
|     |                             | to mcbspx_dx valid                                      | Slave  | 0.6    | 17.3 | 0.6   | 33.1 | ns   |

<sup>(1)</sup> In mcbspx, x identifies the McBSP number: 4. Note that for the McBSP4, these timings concern only Set #1: multiplexing mode by default. The McBSP4 is also multiplexed on GPMC pins (Set #2): the corresponding timings are specified in Table 6-54.

# Table 6-54. McBSP3 (Set #1), 4 (Set #2), and 5 Timing Requirements – Rising Edge and Transmit Mode<sup>(1)</sup>

| NO. |                              | PARAMETER                                                   | 1.15 V |     | 1.0 V |     | UNIT |
|-----|------------------------------|-------------------------------------------------------------|--------|-----|-------|-----|------|
|     |                              |                                                             | MIN    | MAX | MIN   | MAX |      |
| B5  | t <sub>su(FSXV-CLKXAE)</sub> | Setup time, mcbspx_fsx valid before mcbspx_clkx active edge | 5.8    |     | 12.2  |     | ns   |
| B6  | t <sub>h(CLKXAE-FSXV)</sub>  | Hold time, mcbspx_fsx valid after mcbspx_clkx active edge   | 0.5    |     | 0.5   |     | ns   |

<sup>(1)</sup> In mcbspx, x identifies the McBSP number: 4. Note that for the McBSP4, these timings concern only Set #1: multiplexing mode by default. The McBSP4 is also multiplexed on GPMC pins (Set #2): the corresponding timings are specified in Table 6-54.



# Table 6-55. McBSP 3 (Set #1), 4 (Set #2), and 5 Switching Requirements – Rising Edge and Transmit Mode<sup>(1)</sup>

| NO. |                             | PARAMETER                                               |        | 1.15 V |      | 1.0 V |      | UNIT |
|-----|-----------------------------|---------------------------------------------------------|--------|--------|------|-------|------|------|
|     |                             |                                                         |        | MIN    | MAX  | MIN   | MAX  |      |
| B2  | t <sub>d(CLKXAE-FSXV)</sub> | Delay time, mcbspx_clkx active edge to mcbspx_fsx valid |        | 0.7    | 22.2 | 0.7   | 44.4 | ns   |
| B8  | t <sub>d(CLKXAE-DXV)</sub>  | Delay time, mcbspx_clkx active edge to                  | Master | 0.6    | 22.2 | 0.6   | 44.4 | ns   |
|     |                             | mcbspx_dx valid                                         | Slave  | 0.6    | 22.2 | 0.6   | 44.4 | ns   |

(1) In mcbspx, x identifies the McBSP number: 3, 4 or 5. Note that for the McBSP3, these timings concern only Set #1: multiplexing mode by default. The McBSP3 is also multiplexed on UART pins (Set #2) and on McBSP1 pins (Set #3): the corresponding timings are specified in the table above. For the McBSP4, these timings concern only Set #2 (multiplexing mode on GPMC pins).



Figure 6-35. McBSP Rising Edge Transmit Timing in Master Mode



Figure 6-36. McBSP Rising Edge Transmit Timing in Slave Mode

# 6.6.1.1.3 Receive Timing with Falling Edge as Activation Edge

Table 6-56 through Table 6-61 assume testing over the recommended operating conditions (see Figure 6-37 and Figure 6-38).

# Table 6-56. McBSP1, 2, and 3 (Sets #2 and #3) Timing Requirements – Falling Edge and Receive Mode<sup>(1)</sup>

| NO. |                            | PARAMETER                                                                     |           | 1.1 | 1.15 V |     | 1.0 V |    |
|-----|----------------------------|-------------------------------------------------------------------------------|-----------|-----|--------|-----|-------|----|
|     |                            |                                                                               |           | MIN | MAX    | MIN | MAX   |    |
| В3  | t <sub>su(DRV-CLKAE)</sub> | Setup time, mcbspx_dr valid before                                            | Master    | 3.5 |        | 7.7 |       | ns |
|     |                            | mcbsp1_clkr / mcbspx_clkx active edge                                         | Slave     | 3.7 |        | 7.9 |       | ns |
| B4  | t <sub>h(CLKAE-DRV)</sub>  | Hold time, mcbspx_dr valid after                                              | Master    | 1   |        | 1   |       | ns |
|     |                            | mcbsp1_clkr / mcbspx_clkx active edge                                         | Slave     | 0.4 |        | 0.4 |       | ns |
| B5  | t <sub>su(FSV-CLKAE)</sub> | Setup time, mcbsp1_fsr / mcbspx_fsx val mcbsp1_clkr /mcbspx_clkx active edge  | id before | 3.7 |        | 7.9 |       | ns |
| B6  | t <sub>h(CLKAE-FSV)</sub>  | Hold time, mcbsp1_fsr / mcbspx_fsx valid mcbsp1_clkr /mcbspx_clkx active edge | after     | 0.5 |        | 0.5 |       | ns |

(1) In mcbspx, x identifies the McBSP number: 1, 2, or 3. Note that for the McBSP3, these timings concern only Set #2 (multiplexing mode on UART pins) and Set #3 (multiplexing mode on McBSP1 pins).



# Table 6-57. McBSP1, 2, and 3 (Sets #2 and #3) Switching Characteristics – Falling Edge and Receive Mode<sup>(1)</sup>

| NO. |                           | PARAMETER                                                                          | 1.15 V |      | 1.0 V |      | UNIT |
|-----|---------------------------|------------------------------------------------------------------------------------|--------|------|-------|------|------|
|     |                           |                                                                                    | MIN    | MAX  | MIN   | MAX  |      |
| B2  | t <sub>d(CLKAE-FSV)</sub> | Delay time, mcbsp1_clkr / mcbspx_clkx active edge to mcbsp1_fsr / mcbspx_fsx valid | 0.7    | 14.8 | 0.7   | 29.6 | ns   |

In mcbspx, x identifies the McBSP number: 1, 2, or 3. Note that for the McBSP3, these timings concern only Set #2 (multiplexing mode on UART pins) and Set #3 (multiplexing mode on McBSP1 pins).

# Table 6-58. McBSP4 (Set #1) Timing Requirements – Falling Edge and Receive Mode<sup>(1)</sup>

| NO. |                              | PARAMETER                                    |                | 1.1 | 5 V | 1.0 V |     | UNIT |
|-----|------------------------------|----------------------------------------------|----------------|-----|-----|-------|-----|------|
|     |                              |                                              |                | MIN | MAX | MIN   | MAX |      |
| В3  | t <sub>su(DRV-CLKXAE)</sub>  | Setup time, mcbspx_dr valid before           | Master         | 2.7 |     | 7.7   |     | ns   |
|     |                              | mcbspx_clkx active edge                      | Slave          | 3.7 |     | 7.9   |     | ns   |
| B4  | t <sub>h(CLKXAE-DRV)</sub>   | Hold time, mcbspx_dr valid after             | Master         | 1   |     | 1     |     | ns   |
|     |                              | mcbspx_clkx active edge                      | Slave          | 0.4 |     | 0.4   |     | ns   |
| B5  | t <sub>su(FSXV-CLKXAE)</sub> | Setup time mcbspx_fsx valid before mcbs edge | px_clkx active | 3.7 |     | 7.9   |     | ns   |
| B6  | t <sub>h(CLKXAE-FSXV)</sub>  | Hold time mcbspx_fsx valid after mcbspx_edge | clkx active    | 0.5 |     | 0.5   |     | ns   |

<sup>(1)</sup> In mcbspx, x identifies the McBSP number: 4. Note that for the McBSP4, these timings concern only Set #1: multiplexing mode by default. The McBSP4 is also multiplexed on GPMC pins (Set #2): the corresponding timings are specified in Table 6-60

# Table 6-59. McBSP4 (Set #1) Switching Characteristics – Falling Edge and Receive Mode<sup>(1)</sup>

| NO. |                             | PARAMETER                                               | 1.15 V |         | 1.0 V |         | UNIT |
|-----|-----------------------------|---------------------------------------------------------|--------|---------|-------|---------|------|
|     |                             |                                                         |        | MIN MAX |       | MIN MAX |      |
| B2  | t <sub>d(CLKXAE-FSXV)</sub> | Delay time, mcbspx_clkx active edge to mcbspx_fsx valid | 0.7    | 16.6    | 0.7   | 33.1    | ns   |

<sup>(1)</sup> In mcbspx, x identifies the McBSP number: 4. Note that for the McBSP4, these timings concern only Set #1: multiplexing mode by default. The McBSP4 is also multiplexed on GPMC pins (Set #2): the corresponding timings are specified in Table 6-60

# Table 6-60. McBSP3 (Set #1), 4 (Set #2), and 5 Timing Requirements – Falling Edge and Receive Mode<sup>(1)</sup>

| NO. |                              | PARAMETER                                          |             | 1.1 | 5 V | 1.0  | V   | UNIT |
|-----|------------------------------|----------------------------------------------------|-------------|-----|-----|------|-----|------|
|     |                              |                                                    |             | MIN | MAX | MIN  | MAX |      |
| В3  | t <sub>su(DRV-CLKXAE)</sub>  | Setup time, mcbspx_dr valid before                 | Master      | 5.6 |     | 12   |     | ns   |
|     |                              | mcbspx_clkx active edge                            | Slave       | 5.8 |     | 12.2 |     | ns   |
| B4  | t <sub>h(CLKXAE-DRV)</sub>   | Hold time, mcbspx_dr valid after mcbspx_clkx       | Master      | 1   |     | 1    |     | ns   |
|     |                              | active edge                                        | Slave       | 0.4 |     | 0.4  |     | ns   |
| B5  | t <sub>su(FSXV-CLKXAE)</sub> | Setup time, mcbspx_fsx valid before mcbspx_c edge  | clkx active | 5.8 |     | 12.2 |     | ns   |
| B6  | t <sub>h(CLKXAE-FSXV)</sub>  | Hold time, mcbspx_fsx valid after mcbspx_clkx edge | active      | 0.5 |     | 0.5  |     | ns   |

<sup>(1)</sup> In mcbspx, x identifies the McBSP number: 3, 4, or 5. Note that for the McBSP3, these timings concern only Set #1: multiplexing mode by default. The McBSP3 is also multiplexed on UART pins (Set #2) and on McBSP1 pins (Set #3): the corresponding timings are specified in the table above. For the McBSP4, these timings concern only Set #2 (multiplexing mode on GPMC pins).



# Table 6-61. McBSP3 (Set #1), 4 (Set #2), and 5 Switching Requirements – Falling Edge and Receive Mode<sup>(1)</sup>

| NO. |                             | PARAMETER                                               | 1.15 V |      | 1.0 | UNIT |    |
|-----|-----------------------------|---------------------------------------------------------|--------|------|-----|------|----|
|     |                             |                                                         | MIN    | MAX  | MIN | MAX  |    |
| B2  | t <sub>d(CLKXAE-FSXV)</sub> | Delay time, mcbspx_clkx active edge to mcbspx_fsx valid | 0.7    | 22.2 | 0.7 | 44.4 | ns |

(1) In mcbspx, x identifies the McBSP number: 3, 4, or 5. Note that for the McBSP3, these timings concern only Set #1: multiplexing mode by default. The McBSP3 is also multiplexed on UART pins (Set #2) and on McBSP1 pins (Set #3): the corresponding timings are specified in the table above. For the McBSP4, these timings concern only Set #2 (multiplexing mode on GPMC pins).



Figure 6-37. McBSP Falling Edge Receive Timing in Master Mode



Figure 6-38. McBSP Falling Edge Receive Timing in Slave Mode

## 6.6.1.1.4 Transmit Timing with Falling Edge as Activation Edge

Table 6-62 through Table 6-67 assume testing over the recommended operating conditions (see Figure 6-39 and Figure 6-40).

Table 6-62. McBSP1, 2, and 3 (Sets #2 and #3) Timing Requirements – Falling Edge and Transmit Mode<sup>(1)</sup>

| NO. |                              | PARAMETER                                                   | 1.1 | 15 V | 1.0 | ) V | UNIT |
|-----|------------------------------|-------------------------------------------------------------|-----|------|-----|-----|------|
|     |                              |                                                             | MIN | MAX  | MIN | MAX |      |
| B5  | t <sub>su(FSXV-CLKXAE)</sub> | Setup time, mcbspx_fsx valid before mcbspx_clkx active edge | 3.7 |      | 7.9 |     | ns   |
| B6  | t <sub>h(CLKXAE-FSXV)</sub>  | Hold time, mcbspx_fsx valid after mcbspx_clkx active edge   | 0.5 |      | 0.5 |     | ns   |

In mcbspx, x identifies the McBSP number: 1, 2, or 3. Note that for the McBSP3, these timings concern only Set #2 (multiplexing mode on UART pins) and Set #3 (multiplexing mode on McBSP1 pins).

Table 6-63. McBSP1, 2, and 3 (Sets #2 and #3) Switching Characteristics – Falling Edge and Transmit Mode<sup>(1)</sup>

| NO. |                             | PARAMETER                                      |            | 1.1 | 1.15 V |     | 1.0 V |    |
|-----|-----------------------------|------------------------------------------------|------------|-----|--------|-----|-------|----|
|     |                             |                                                |            | MIN | MAX    | MIN | MAX   |    |
| B2  | t <sub>d(CLKXAE-FSXV)</sub> | Delay time, mcbspx_clkx active edge to n valid | ncbspx_fsx | 0.7 | 14.8   | 0.7 | 29.6  | ns |
| B8  | t <sub>d(CLKXAE-DXV)</sub>  | Delay time, mcbspx_clkx active edge to         | Master     | 0.6 | 14.8   | 0.6 | 29.6  | ns |
|     |                             | mcbspx_dx valid                                | Slave      | 0.6 | 14.8   | 0.6 | 29.6  | ns |

<sup>(1)</sup> In mcbspx, x identifies the McBSP number: 1, 2, or 3. Note that for the McBSP3, these timings concern only Set #2 (multiplexing mode on UART pins) and Set #3 (multiplexing mode on McBSP1 pins).



# Table 6-64. McBSP4 (Set #1) Timing Requirements – Falling Edge and Transmit Mode<sup>(1)</sup>

| NO. |                              | PARAMETER                                                   | 1.1 | 5 V | 1.0 | V   | UNIT |
|-----|------------------------------|-------------------------------------------------------------|-----|-----|-----|-----|------|
|     |                              |                                                             | MIN | MAX | MIN | MAX |      |
| B5  | t <sub>su(FSXV-CLKXAE)</sub> | Setup time, mcbspx_fsx valid before mcbspx_clkx active edge | 3.7 |     | 7.9 |     | ns   |
| B6  | t <sub>h(CLKXAE-FSXV)</sub>  | Hold time, mcbspx_fsx valid after mcbspx_clkx active edge   | 0.5 |     | 0.5 |     | ns   |

<sup>1)</sup> In mcbspx, x identifies the McBSP number: 4. Note that for the McBSP4, these timings concern only Set #1: multiplexing mode by default. The McBSP4 is also multiplexed on GPMC pins (Set #2): the corresponding timings are specified in Table 6-66.

# Table 6-65. McBSP4 (Set #1) Switching Characteristics – Falling Edge and Transmit Mode<sup>(1)</sup>

| NO. |                             | PARAMETER                                      |           | 1.15 V |      | 1.0 V |      | UNIT |
|-----|-----------------------------|------------------------------------------------|-----------|--------|------|-------|------|------|
|     |                             |                                                |           | MIN    | MAX  | MIN   | MAX  |      |
| B2  | t <sub>d(CLKXAE-FSXV)</sub> | Delay time, mcbspx_clkx active edge to m valid | cbspx_fsx | 0.7    | 16.6 | 0.7   | 33.1 | ns   |
| B8  | t <sub>d(CLKXAE-DXV)</sub>  | Delay time, mcbspx_clkx active edge to         | Master    | 0.6    | 16.6 | 0.6   | 33.1 | ns   |
|     |                             | mcbspx_dx valid                                | Slave     | 0.6    | 17.3 | 0.6   | 33.1 | ns   |

<sup>(1)</sup> In mcbspx, x identifies the McBSP number: 4. Note that for the McBSP4, these timings concern only Set #1: multiplexing mode by default. The McBSP4 is also multiplexed on GPMC pins (Set #2): the corresponding timings are specified in Table 6-66.

# Table 6-66. McBSP3 (Set #1), 4 (Set #2), and 5 Timing Requirements – Falling Edge and Transmit Mode<sup>(1)</sup>

| NO. |                              | PARAMETER                                                   | 1.1 | 5 V | 1.0  | ) V | UNIT |
|-----|------------------------------|-------------------------------------------------------------|-----|-----|------|-----|------|
|     |                              |                                                             | MIN | MAX | MIN  | MAX |      |
| B5  | t <sub>su(FSXV-CLKXAE)</sub> | Setup time, mcbspx_fsx valid before mcbspx_clkx active edge | 5.8 |     | 12.2 |     | ns   |
| B6  | t <sub>h(CLKXAE-FSXV)</sub>  | Hold time, mcbspx_fsx valid after mcbspx_clkx active edge   | 0.5 |     | 0.5  |     | ns   |

<sup>(1)</sup> In mcbspx, x identifies the McBSP number: 3, 4, or 5. Note that for the McBSP3, these timings concern only Set #1: multiplexing mode by default. The McBSP3 is also multiplexed on UART pins (Set #2) and on McBSP1 pins (Set #3): the corresponding timings are specified in Table 6-66. For the McBSP4, these timings concern only Set #2 (multiplexing mode on GPMC pins).

# Table 6-67. McBSP3 (Set #1), 4 (Set #2), and 5 Switching Requirements – Falling Edge and Transmit

| NO. |                             | PARAMETER                                   |              | 1.1 | 5 V  | 1.0 | 0 V  | UNIT |
|-----|-----------------------------|---------------------------------------------|--------------|-----|------|-----|------|------|
|     |                             |                                             |              | MIN | MAX  | MIN | MAX  |      |
| B2  | t <sub>d(CLKXAE-FSXV)</sub> | Delay time, mcbspx_clkx active edge to mcbs | px_fsx valid | 0.7 | 22.2 | 0.7 | 44.4 | ns   |
| B8  | t <sub>d(CLKXAE-DXV)</sub>  | Delay time, mcbspx_clkx active edge to      | Master       | 0.6 | 22.2 | 0.6 | 44.4 | ns   |
|     |                             | mcbspx_dx valid                             | Slave        | 0.6 | 22.2 | 0.6 | 44.4 | ns   |

(1) In mcbspx, x identifies the McBSP number: 3, 4, or 5. Note that for the McBSP3, these timings concern only Set #1: multiplexing mode by default. The McBSP3 is also multiplexed on UART pins (Set #2) and on McBSP1 pins (Set #3): the corresponding timings are specified in Table 6-66. For the McBSP4, these timings concern only Set #2 (multiplexing mode on GPMC pins).



Figure 6-39. McBSP Falling Edge Transmit Timing in Master Mode



Figure 6-40. McBSP Falling Edge Transmit Timing in Slave Mode

## 6.6.1.2 McBSP in TDM—Multipoint Mode (McBSP3)

For TDM application in multipoint mode, OMAP3530/25 is considered as a slave. Table 6-69 and Table 6-70 assume testing over the operating conditions and electrical characteristic conditions described below.

Table 6-68. McBSP3 Timing Conditions—TDM in Multipoint Mode

|                   | TIMING CONDITION PARAMETER | VA  | VALUE |    |
|-------------------|----------------------------|-----|-------|----|
|                   |                            | MIN | MAX   |    |
| Input Co          | nditions                   |     |       |    |
| t <sub>R</sub>    | Input signal rising time   | 1.0 | 8.5   | ns |
| t <sub>F</sub>    | Input signal falling time  | 1.0 | 8.5   | ns |
| Output C          | Conditions                 |     |       |    |
| C <sub>LOAD</sub> | Output Load Capacitance    |     | 40    | pF |

# Table 6-69. McBSP3 Timing Requirements—TDM in Multipoint Mode<sup>(1)</sup>

| NO.               |                            | PARAMETER                                                   | 1.1   | 5 V               | 1.0   | 0 V               | UNIT |
|-------------------|----------------------------|-------------------------------------------------------------|-------|-------------------|-------|-------------------|------|
|                   |                            |                                                             | MIN   | MAX               | MIN   | MAX               |      |
|                   | t <sub>W(CLKH)</sub>       | Cycle Time, mcbsp3_clkx                                     | 162.8 |                   | 162.8 |                   | ns   |
|                   | t <sub>W(CLKH)</sub>       | Typical Pulse duration, mcbsp3_clkx high                    | 0.5   | *P <sup>(2)</sup> | 0.5   | *P <sup>(2)</sup> | ns   |
|                   | t <sub>W(CLKL)</sub>       | Typical Pulse duration, mcbsp3_clkx low                     | 0.5   | *P <sup>(2)</sup> | 0.5   | *P <sup>(2)</sup> | ns   |
|                   | t <sub>dc(CLK)</sub>       | Duty cycle error, mcbsp3_clkx                               | -8.14 | 8.14              | -8.14 | 8.14              | ns   |
| B3 <sup>(3)</sup> | t <sub>su(DRV-CLKAE)</sub> | Setup time, mcbsp3_dr valid before mcbsp3_clkx active edge  | 9     |                   | 9     |                   | ns   |
| B4 <sup>(3)</sup> | t <sub>h(CLKAE-DRV)</sub>  | Hold time, mcbsp3_dr valid after mcbsp3_clkx active edge    | 2.4   |                   | 2.4   |                   | ns   |
| B5 <sup>(3)</sup> | t <sub>su(FSV-CLKAE)</sub> | Setup time, mcbsp3_fsx valid before mcbsp3_clkx active edge | 9     |                   | 9     |                   | ns   |
| B6 <sup>(3)</sup> | t <sub>h(CLKAE-FSV)</sub>  | Hold time, mcbsp3_fsx valid after mcbsp3_clkx active edge   | 2.4   |                   | 2.4   |                   | ns   |

<sup>(1)</sup> For McBSP3, these timings concern only Set #3 (multiplexing mode in McBSP1 pins).

# Table 6-70. McBSP3 Switching Characteristics—TDM in Multipoint Mode<sup>(1)</sup>

| NO.               |                            | PARAMETER                                              | 1.1 | 5 V  | 1.0 | ) V  | UNIT |
|-------------------|----------------------------|--------------------------------------------------------|-----|------|-----|------|------|
|                   |                            |                                                        | MIN | MAX  | MIN | MAX  |      |
| B8 <sup>(2)</sup> | t <sub>d(CLKXAE-DXV)</sub> | Delay time, mcbsp3_clkx active edge to mcbsp3_dx valid | 0.6 | 16.8 | 0.6 | 29.6 | ns   |

<sup>(1)</sup> For McBSP3, these timings concern only Set #3 (multiplexing mode in McBSP1 pins).

<sup>(2)</sup> P = mcbsp3\_clkx period in ns

<sup>(3)</sup> See Section 6.6.1.1, McBSP in Normal Mode for corresponding figures.

<sup>(2)</sup> See Section 6.6.1.1, McBSP in Normal Mode for corresponding figures.



# 6.6.2 Multichannel Serial Port Interface (McSPI) Timing

The multichannel SPI is a master/slave synchronous serial bus. The McSPI1 module supports up to four peripherals and the others (McSPI2, McSPI3, and McSPI4) support up to two peripherals. The following timings are applicable to the different configurations of McSPI in master/slave mode for any McSPI and any channel (n).

#### 6.6.2.1 McSPI in Slave Mode

Table 6-71 and Table 6-72 assume testing over the recommended operating conditions (see Figure 6-41).

Table 6-71. McSPI Interface Timing Requirements – Slave Mode<sup>(1)</sup> (2)

| NO.       | PARAMETER                    |                                                             | 1.1                   | 1.15 V                |                       | 0 V                   | UNIT |
|-----------|------------------------------|-------------------------------------------------------------|-----------------------|-----------------------|-----------------------|-----------------------|------|
|           |                              |                                                             | MIN                   | MAX                   | MIN                   | MAX                   |      |
| 1/SS<br>0 | 1/t <sub>c(CLK)</sub>        | Frequency, mcspix_clk                                       |                       | 24                    |                       | 12                    | MHz  |
|           | t <sub>i(CLK)</sub>          | Cycle jitter <sup>(3)</sup> , mcspix_clk                    | -200                  | 200                   | -200                  | 200                   | ps   |
| SS1       | t <sub>w(CLK)</sub>          | Pulse duration, mcspix_clk high or low                      | 0.45*P <sup>(4)</sup> | 0.55*P <sup>(4)</sup> | 0.45*P <sup>(4)</sup> | 0.55*P <sup>(4)</sup> | ns   |
| SS2       | t <sub>su(SIMOV-CLKAE)</sub> | Setup time, mcspix_simo valid before mcspix_clk active edge | 4.2                   |                       | 9.5                   |                       | ns   |
| SS3       | t <sub>h(SIMOV-CLKAE)</sub>  | Hold time, mcspix_simo valid after mcspix_clk active edge   | 4.6                   |                       | 9.9                   |                       | ns   |
| SS4       | t <sub>su(CS0V-CLKFE)</sub>  | Setup time, mcspix_cs0 valid before mcspix_clk first edge   | 13.8                  |                       | 28.6                  |                       | ns   |
| SS5       | t <sub>h(CS0I-CLKLE)</sub>   | Hold time, mcspix_cs0 invalid after mcspix_clk last edge    | 13.8                  |                       | 28.6                  |                       | ns   |

<sup>(1)</sup> The input timing requirements are given by considering a rise time and a fall time of 4 ns.

Table 6-72. McSPI Interface Switching Requirements (1) (2) (3) (4)

| NO. | PARAMETER                   |                                                           | 1.15 V        |     | 1.0 V |     | UNIT |    |
|-----|-----------------------------|-----------------------------------------------------------|---------------|-----|-------|-----|------|----|
|     |                             |                                                           |               |     | MAX   | MIN | MAX  |    |
| SS6 | t <sub>d(CLKAE-SOMIV)</sub> | Delay time, mcspix_clk active edge to mcspix_somi shifted |               | 1.8 | 15.9  | 3.2 | 31.7 | ns |
| SS7 | t <sub>d(CS0AE-SOMIV)</sub> | Delay time, mcspix_cs0 active edge to mcspix_somi shifted | Modes 0 and 2 |     | 15.9  |     | 31.7 | ns |

<sup>(1)</sup> The capacitive load is equivalent to 20 pF.

<sup>(2)</sup> In mcspix, x is equal to 1, 2, 3, or 4.

<sup>(3)</sup> Maximum cycle jitter supported by mcspix\_clk input clock.

<sup>(4)</sup> P = mcspix\_clk clock period

<sup>(2)</sup> In mcspix, x is equal to 1, 2, 3, or 4.

<sup>(3)</sup> The polarity of mcspix\_clk and the active edge (rising or falling) on which mcspix\_simo is driven and mcspix\_somi is latched is all software configurable.

<sup>(4)</sup> This timing applies to all configurations regardless of mcspix\_clk polarity and which clock edges are used to drive output data and capture input data.





Figure 6-41. McSPI Interface – Transmit and Receive in Slave Mode(1) (2)

- (1) The active clock edge (rising or falling) on which mcspi\_somi is driven and mcspi\_simo data is latched is software configurable with the bit MSPI\_CHCONFx[0] = PHA and the bit MSPI\_CHCONFx[1] = POL.
- (2) The polarity of mcspix\_csi is software configurable with the bit MSPI\_CHCONFx[6] = EPOL In mcspix, x is equal to 1, 2, 3, or 4.

#### 6.6.2.2 McSPI in Master Mode

Table 6-73 and Table 6-74 assume testing over the recommended operating conditions (see Figure 6-42).

Table 6-73. McSPI1, 2, and 4 Interface Timing Requirements – Master Mode<sup>(1)</sup> (2)

| NO. | PARAMETER                    |                                                             | 1.15 V |     | 1.0 V |     | UNIT |
|-----|------------------------------|-------------------------------------------------------------|--------|-----|-------|-----|------|
|     |                              |                                                             | MIN    | MAX | MIN   | MAX |      |
| SM2 | t <sub>su(SOMIV-CLKAE)</sub> | Setup time, mcspix_somi valid before mcspix_clk active edge | 1.1    |     | 1.5   |     | ns   |
| SM3 | t <sub>h(SOMIV-CLKAE)</sub>  | Hold time, mcspix_somi valid after mcspix_clk active edge   | 1.9    |     | 2.8   |     | ns   |

(1) The input timing requirements are given by considering a rise time and a fall time of 4 ns.

(2) In mcspix, x is equal to 1, 2, or 4. In mcspix\_csn, n is equal to 0, 1, 2, or 3 for x equal to 1, n is equal to 0 or 1 for x equal to 2 and 4.



# Table 6-74. McSPI1, 2, and 4 Interface Switching Characteristics – Master Mode<sup>(1)</sup> (2) (3)

| NO.   | PARAMETER                   |                                                           | 1.15 V        |                        | 1.0 V                 |                        | UNIT                  |     |
|-------|-----------------------------|-----------------------------------------------------------|---------------|------------------------|-----------------------|------------------------|-----------------------|-----|
|       |                             |                                                           |               | MIN                    | MAX                   | MIN                    | MAX                   |     |
| 1/SM0 | 1/t <sub>c(CLK)</sub>       | Frequency, mcspix_clk                                     |               |                        | 48                    |                        | 24                    | MHz |
|       | t <sub>i(CLK)</sub>         | Cycle jitter <sup>(4)</sup> , mcspix_clk                  |               | -200                   | 200                   | -200                   | 200                   | ps  |
| SM1   | t <sub>w(CLK)</sub>         | Pulse duration, mcspix_clk high or low                    |               | 0.45*P <sup>(5)</sup>  | 0.55*P <sup>(5)</sup> | 0.45*P <sup>(</sup>    | 0.55*P <sup>(5)</sup> | ns  |
| SM4   | t <sub>d(CLKAE-SIMOV)</sub> | Delay time, mcspix_clk active edge to mcspix_simo shifted |               | -2.1                   | 5                     | -2.1                   | 11.3                  | ns  |
| SM5   | t <sub>d(CSnA-CLKFE)</sub>  | Delay time, mcspix_csi active to mcspix_clk first edge    | Modes 1 and 3 | $A^{(6)} - 3.1$        |                       | A <sup>(6)</sup> – 4.4 |                       | ns  |
|       |                             |                                                           | Modes 0 and 2 | B <sup>(7)</sup> – 3.1 |                       | B <sup>(7)</sup> – 4.4 |                       | ns  |
| SM6   | t <sub>d(CLKLE-CSnI)</sub>  | Delay time, mcspix_clk last edge to mcspix_csi inactive   | Modes 1 and 3 | $B^{(7)} - 3.1$        |                       | B <sup>(7)</sup> – 4.4 |                       | ns  |
|       |                             |                                                           | Modes 0 and 2 | A <sup>(6)</sup> – 3.1 |                       | A <sup>(6)</sup> – 4.4 |                       | ns  |
| SM7   | t <sub>d(CSnAE-SIMOV)</sub> | Delay time, mcspix_csi active edge to mcspix_simo shifted | Modes 0 and 2 |                        | 5.0                   |                        | 11.3                  | ns  |

- (1) Timings are given for a maximum load capacitance of 20 pF for spix\_csn signals, 30 pF for spix\_clk and spix\_simo signals with x = 1 or 2, and 20 pF for spi4\_clk and spi4\_simo signals.
- (2) In mcspix, x is equal to 1, 2, or 4. In mcspix\_csn, n is equal to 0, 1, 2, or 3 for x equal to 1, n is equal to 0 or 1 for x equal to 2 and 4.
- (3) The polarity of mcspix\_clk and the active edge (rising or falling) on which mcspix\_simo is driven and mcspix\_somi is latched is all software configurable.
- (4) Maximum cycle jitter supported by mcspix\_clk input clock.
- (5) P = mcspix\_clk clock period
- (6) Case P = 20.8 ns, A = (TCS+0.5)\*P<sup>(5)</sup> (TCS is a bit field of MSPI\_CHCONFx[26:25] register). Case P > 20.8 ns, A = TCS\*P<sup>(5)</sup> (TCS is a bitfield of MSPI\_CHCONFx[26:25] register). For more information, see the McSPI chapter of the *OMAP35x Technical Reference Manual (TRM)* [literature number SPRUF98].
- (7) B = TCS\*P (TCS is a bit field of MSPI\_CHCONFx[26:25] register). For more information, see the McSPI chapter of the *OMAP35x Technical Reference Manual (TRM)* [literature number SPRUF98].

Table 6-75 and Table 6-76 assume testing over the recommended operating conditions (see Figure 6-42).

# Table 6-75. McSPI 3 Interface Timing Requirements – Master Mode<sup>(1)</sup> (2)

| NO. |                              | PARAMETER                                                   |     | 1.15 V |     | V   | UNIT |
|-----|------------------------------|-------------------------------------------------------------|-----|--------|-----|-----|------|
|     |                              |                                                             | MIN | MAX    | MIN | MAX |      |
| SM2 | t <sub>su(SOMIV-CLKAE)</sub> | Setup time, mcspi3_somi valid before mcspi3_clk active edge | 1.5 |        | 4.3 |     | ns   |
| SM3 | t <sub>h(SOMIV-CLKAE)</sub>  | Hold time, mcspi3_somi valid after mcspi3_clk active edge   | 2.8 |        | 5.9 |     | ns   |

- (1) The input timing requirements are given by considering a rise time and a fall time of 4 ns.
- (2) In mcspi3\_csn, n is equal to 0 or 1. The polarity of mcspi3\_clk and the active edge (rising or falling) on which mcspi3\_simo is driven and mcspi3\_somi is latched is all software configurable.

# Table 6-76. McSPI3 Interface Switching Requirements – Master Mode<sup>(1)</sup> (2) (3)

| NO.       | PARAMETER             |                                          | 1.15 V                |                       | 1.0                   | UNIT                  |     |
|-----------|-----------------------|------------------------------------------|-----------------------|-----------------------|-----------------------|-----------------------|-----|
|           |                       |                                          | MIN                   | MAX                   | MIN                   | MAX                   |     |
| 1/SM<br>0 | 1/t <sub>c(CLK)</sub> | Frequency, mcspix_clk                    |                       | 24                    |                       | 12                    | MHz |
|           | t <sub>j(CLK)</sub>   | Cycle jitter <sup>(4)</sup> , mcspix_clk | -200                  | 200                   | -200                  | 200                   | ps  |
| SM1       | t <sub>w(CLK)</sub>   | Pulse duration, mcspix_clk high or low   | 0.45*P <sup>(5)</sup> | 0.55*P <sup>(5)</sup> | 0.45*P <sup>(5)</sup> | 0.55*P <sup>(5)</sup> | ns  |

- (1) The capacitive load is equivalent to 20 pF.
- (2) In mcspi3\_csn, n is equal to 0 or 1. The polarity of mcspi3\_clk and the active edge (rising or falling) on which mcspi3\_simo is driven and mcspi3\_somi is latched is all software configurable.
- (3) This timing applies to all configurations regardless of McSPI3\_CLK polarity and which clock edges are used to drive output data and capture input data.
- 4) Maximum cycle jitter supported by mcspix\_clk input clock.
- (5) P = mcspi3\_clk clock period



# Table 6-76. McSPI3 Interface Switching Requirements – Master Mode<sup>(1)</sup> (2) (3) (continued)

| NO. | PARAMETER                   |                                                           | 1.15 V        |                         | 1.0  | ٧                        | UNIT |    |
|-----|-----------------------------|-----------------------------------------------------------|---------------|-------------------------|------|--------------------------|------|----|
|     |                             |                                                           |               | MIN                     | MAX  | MIN                      | MAX  |    |
| SM4 | t <sub>d(CLKAE-SIMOV)</sub> | Delay time, mcspix_clk active mcspix_simo shifted         | edge to       | -2.1                    | 11.3 | -5.3                     | 23.6 | ns |
| SM5 | t <sub>d(CSnA-CLKFE)</sub>  | Delay time, mcspix_csi active to mcspix_clk first edge    | Modes 1 and 3 | -4.4 + A <sup>(6)</sup> |      | -10.1 + A <sup>(6)</sup> |      | ns |
|     |                             |                                                           | Modes 0 and 2 | -4.4 + B <sup>(7)</sup> |      | -10.1 + B <sup>(7)</sup> |      | ns |
| SM6 | t <sub>d(CLK-CSn)</sub>     | Delay time, mcspix_clk last edge to mcspix_csi inactive   | Modes 1 and 3 | B – 4.4 <sup>(7)</sup>  |      | B – 10.1 <sup>(7)</sup>  |      | ns |
|     |                             |                                                           | Modes 0 and 2 | A <sup>(6)</sup> – 4.4  |      | A <sup>(6)</sup> – 10.1  |      | ns |
| SM7 | t <sub>d(CSnAE-SIMOV)</sub> | Delay time, mcspix_csi active edge to mcspix_simo shifted | Modes 0 and 2 |                         | 11.3 |                          | 23.6 | ns |

<sup>(6)</sup> Case P = 20.8 ns, A = (TCS + 0.5)\*P<sup>(5)</sup> (TCS is a bit field of MSPI\_CHCONFx[26:25] register). Case P > 20.8 ns, A = TCS\*P<sup>(5)</sup> (TCS is a bit field of MSPI\_CHCONFx[26:25] register). For more information, see the McSPI chapter of the *OMAP35x Technical Reference Manual (TRM)* [literature number SPRUF98].

<sup>(7)</sup> B = TCS\*P (TCS is a bit field of MSPI\_CHCONFx[26:25] register). For more information, see the McSPI chapter of the *OMAP35x Technical Reference Manual (TRM)* [literature number SPRUF98].





030-077

Figure 6-42. McSPI Interface - Transmit and Receive in Master Mode(1) (2) (3)

- (1) The active clock edge (rising or falling) on which mcspix\_simo is driven and mcspi\_somi data is latched is software configurable with the bit MSPI\_CHCONFx[0] = PHA and the bit MSPI\_CHCONFx[1] = POL.
- (2) The polarity of mcspix\_csi is software configurable with the bit MSPI\_CHCONFx[6] = EPOL.
- (3) In mcspix, x is equal to 1. In mcspix\_csn, n is equal to 0, 1, 2, or 3.



# 6.6.3 Multiport Full-Speed Universal Serial Bus (USB) Interface

The OMAP3530/25 processor provides three USB ports working in full- and low-speed data transactions (up to 12Mbit/s).

Connected to either a serial link controller (TLL modes) or a serial PHY (PHY interface modes) it supports:

- 6-pin (Tx: Dat/Se0 or Tx: Dp/Dm) unidirectional mode
- · 4-pin bidirectional mode
- 3-pin bidirectional mode

# 6.6.3.1 Multiport Full-Speed Universal Serial Bus (USB) - Unidirectional Standard 6-pin Mode

Table 6-78 and Table 6-79 assume testing over the recommended operating conditions (see Figure 6-43).

Table 6-77. Low-/Full-Speed USB Timing Conditions – Unidirectional Standard 6-pin Mode

| TIMING                                    | CONDITION PARAMETER    | VALUE | UNIT |  |  |  |  |  |  |
|-------------------------------------------|------------------------|-------|------|--|--|--|--|--|--|
| Input Conditions                          |                        |       |      |  |  |  |  |  |  |
| $t_R$                                     | Input signal rise time | 2.0   | ns   |  |  |  |  |  |  |
| t <sub>F</sub>                            | Input signal fall time | 2.0   | ns   |  |  |  |  |  |  |
| <b>Output Conditions</b>                  |                        |       |      |  |  |  |  |  |  |
| C <sub>LOAD</sub> Output load capacitance |                        | 15.0  | pF   |  |  |  |  |  |  |

Table 6-78. Low-/Full-Speed USB Timing Requirements – Unidirectional Standard 6-pin Mode

| NO.  | PARAMETER             |                                                                                               | 1.15 V |      | 1.0 V |      | UNIT |
|------|-----------------------|-----------------------------------------------------------------------------------------------|--------|------|-------|------|------|
|      |                       |                                                                                               | MIN    | MAX  | MIN   | MAX  |      |
| FSU1 | $t_{d(Vp,Vm)}$        | Time duration, mmx_rxdp and mmx_rxdm low together during transition                           |        | 14.0 |       | 14.0 | ns   |
| FSU2 | $t_{d(Vp,Vm)}$        | Time duration, mmx_rxdp and mmx_rxdm high together during transition                          |        | 8.0  |       | 8.0  | ns   |
| FSU3 | t <sub>d(RCVU0)</sub> | Time duration, mmx_rrxcv undefine during a single end 0 (mmx_rxdp and mmx_rxdm low together)  |        | 14.0 |       | 14.0 | ns   |
| FSU4 | t <sub>d(RCVU1)</sub> | Time duration, mmx_rxrcv undefine during a single end 1 (mmx_rxdp and mmx_rxdm high together) |        | 8.0  |       | 8.0  | ns   |

Table 6-79. Low-/Full-Speed USB Switching Characteristics – Unidirectional Standard 6-pin Mode

| NO.  | PARAMETER                  |                                                  | 1.15 V |      | 1.0 V |      | UNIT |
|------|----------------------------|--------------------------------------------------|--------|------|-------|------|------|
|      |                            |                                                  | MIN    | MAX  | MIN   | MAX  |      |
| FSU5 | t <sub>d(TXENL-DATV)</sub> | Delay time, mmx_txen_n low to mmx_txdat valid    | 81.8   | 84.8 | 81.8  | 84.8 | ns   |
| FSU6 | t <sub>d(TXENL-SE0V)</sub> | Delay time, mmx_txen_n low to mmx_txse0 valid    | 81.8   | 84.8 | 81.8  | 84.8 | ns   |
| FSU7 | t <sub>s(DAT-SE0)</sub>    | Skew between mmx_txdat and mmx_txse0 transition  |        | 1.5  |       | 1.5  | ns   |
| FSU8 | t <sub>d(DATI-TXENH)</sub> | Delay time, mmx_txdat invalid to mmx_txen_n high | 81.8   |      | 81.8  |      | ns   |
| FSU9 | t <sub>d(SE0I-TXENH)</sub> | Delay time, mmx_txse0 invalid to mmx_txen_n high | 81.8   |      | 81.8  |      | ns   |
|      | t <sub>R(do)</sub>         | Rise time, mmx_txen_n                            |        | 4.0  |       | 4.0  | ns   |
|      | t <sub>F(do)</sub>         | Fall time, mmx_txen_n                            |        | 4.0  |       | 4.0  | ns   |
|      | t <sub>R(do)</sub>         | Rise time, mmx_txdat                             |        | 4.0  |       | 4.0  | ns   |
|      | t <sub>F(do)</sub>         | Fall time, mmx_txdat                             |        | 4.0  |       | 4.0  | ns   |
|      | t <sub>R(do)</sub>         | Rise time, mmx_txse0                             |        | 4.0  |       | 4.0  | ns   |
|      | t <sub>F(do)</sub>         | Fall time, mmx_txse0                             |        | 4.0  |       | 4.0  | ns   |

TIMING REQUIREMENTS AND SWITCHING CHARACTERISTICS





In mmx, x is equal to 0, 1, or 2.

Figure 6-43. Low-/Full-Speed USB – Unidirectional Standard 6-pin Mode

# 6.6.3.2 Multiport Full-Speed Universal Serial Bus (USB) – Bidirectional Standard 4-pin Mode

Table 6-81 and Table 6-82 assume testing over the recommended operating conditions (see Figure 6-44).

Table 6-80. Low-/Full-Speed USB Timing Conditions - Bidirectional Standard 4-pin Mode

| TII                                               | MING CONDITION PARAMETER | VALUE | UNIT |  |  |  |  |
|---------------------------------------------------|--------------------------|-------|------|--|--|--|--|
| Input Conditions                                  |                          |       |      |  |  |  |  |
| t <sub>R</sub>                                    | Input signal rise time   | 2.0   | ns   |  |  |  |  |
| t <sub>F</sub>                                    | Input signal fall time   | 2.0   | ns   |  |  |  |  |
| Output Conditions                                 | Output Conditions        |       |      |  |  |  |  |
| C <sub>LOAD</sub> Output load capacitance 15.0 pF |                          |       |      |  |  |  |  |

Table 6-81. Low-/Full-Speed USB Timing Requirements – Bidirectional Standard 4-pin Mode

| NO.   |                         | PARAMETER                                                                                       |     | 1.15 V |     | 1.0 V |    |
|-------|-------------------------|-------------------------------------------------------------------------------------------------|-----|--------|-----|-------|----|
|       |                         |                                                                                                 | MIN | MAX    | MIN | MAX   |    |
| FSU10 | t <sub>d(DAT,SE0)</sub> | Time duration, mmx_txdat and mmx_txse0 low together during transition                           |     | 14.0   |     | 14.0  | ns |
| FSU11 | t <sub>d(DAT,SE0)</sub> | Time duration, mmx_txdat and mmx_txse0 high together during transition                          |     | 8.0    |     | 8.0   | ns |
| FSU12 | t <sub>d(RCVU0)</sub>   | Time duration, mmx_rrxcv undefine during a single end 0 (mmx_txdat and mmx_txse0 low together)  |     | 14.0   |     | 14.0  | ns |
| FSU13 | t <sub>d(RCVU1)</sub>   | Time duration, mmx_rxrcv undefine during a single end 1 (mmx_txdat and mmx_txse0 high together) |     | 8.0    |     | 8.0   | ns |

Table 6-82. Low-/Full-Speed USB Switching Characteristics – Bidirectional Standard 4-pin Mode

| NO.   |                            | PARAMETER                                            | 1.1  | 5 V  | 1.0  | ) V  | UNIT |
|-------|----------------------------|------------------------------------------------------|------|------|------|------|------|
|       |                            |                                                      | MIN  | MAX  | MIN  | MAX  |      |
| FSU14 | t <sub>d(TXENL-DATV)</sub> | Delay time, mmx_txen_n low to mmx_txdat valid        | 81.8 | 84.8 | 81.8 | 84.8 | ns   |
| FSU15 | t <sub>d(TXENL-SE0V)</sub> | Delay time, mmx_txen_n low to mmx_txse0 valid        | 81.8 | 84.8 | 81.8 | 84.8 | ns   |
| FSU16 | t <sub>s(DAT-SE0)</sub>    | Skew between mmx_txdat and mmx_txse0 transition      |      | 1.5  |      | 1.5  | ns   |
| FSU17 | t <sub>d(DATV-TXENH)</sub> | Delay time, mmx_txdat invalid before mmx_txen_n high | 81.8 |      | 81.8 |      | ns   |



Table 6-82. Low-/Full-Speed USB Switching Characteristics – Bidirectional Standard 4-pin Mode (continued)

| NO.   |                            | PARAMETER                                            |      | 1.15 V |      | 1.0 V |    |
|-------|----------------------------|------------------------------------------------------|------|--------|------|-------|----|
|       |                            |                                                      | MIN  | MAX    | MIN  | MAX   |    |
| FSU18 | t <sub>d(SE0V-TXENH)</sub> | Delay time, mmx_txse0 invalid before mmx_txen_n high | 81.8 |        | 81.8 |       | ns |
|       | t <sub>R(txen)</sub>       | Rise time, mmx_txen_n                                |      | 4.0    |      | 4.0   | ns |
|       | t <sub>F(txen)</sub>       | Fall time, mmx_txen_n                                |      | 4.0    |      | 4.0   | ns |
|       | t <sub>R(dat)</sub>        | Rise time, mmx_txdat                                 |      | 4.0    |      | 4.0   | ns |
|       | t <sub>F(dat)</sub>        | Fall time, mmx_txdat                                 |      | 4.0    |      | 4.0   | ns |
|       | t <sub>R(se0)</sub>        | Rise time, mmx_txse0                                 |      | 4.0    |      | 4.0   | ns |
|       | t <sub>F(se0)</sub>        | Fall time, mmx_txse0                                 |      | 4.0    |      | 4.0   | ns |



In mmx, x is equal to 0, 1, or 2.

Figure 6-44. Low-/Full-Speed USB - Bidirectional Standard 4-pin Mode

# 6.6.3.3 Multiport Full-Speed Universal Serial Bus (USB) – Bidirectional Standard 3-pin Mode

Table 6-84 and Table 6-85 assume testing over the recommended operating conditions below (see Figure 6-45).

Table 6-83. Low-/Full-Speed USB Timing Conditions – Bidirectional Standard 3-pin Mode

|                          | VALUE                   | UNIT |    |  |  |  |
|--------------------------|-------------------------|------|----|--|--|--|
| Input Conditions         |                         |      |    |  |  |  |
| $t_R$                    | Input signal rise time  | 2.0  | ns |  |  |  |
| t <sub>F</sub>           | Input signal fall time  | 2.0  | ns |  |  |  |
| <b>Output Conditions</b> | Output Conditions       |      |    |  |  |  |
| C <sub>LOAD</sub>        | Output load capacitance | 15.0 | pF |  |  |  |

Table 6-84. Low-/Full-Speed USB Timing Requirements – Bidirectional Standard 3-pin Mode

| NO.   |                         | PARAMETER                                                              |     | PARAMETER 1.15 V |     | 15 V | 1.0 V |  | UNIT |
|-------|-------------------------|------------------------------------------------------------------------|-----|------------------|-----|------|-------|--|------|
|       |                         |                                                                        | MIN | MAX              | MIN | MAX  |       |  |      |
| FSU19 | t <sub>d(DAT,SE0)</sub> | Time duration, mmx_txdat and mmx_txse0 low together during transition  |     | 14.0             |     | 14.0 | ns    |  |      |
| FSU20 | t <sub>d(DAT,SE0)</sub> | Time duration, mmx_tsdat and mmx_txse0 high together during transition |     | 8.0              |     | 8.0  | ns    |  |      |



Table 6-85. Low-/Full-Speed USB Switching Characteristics – Bidirectional Standard 3-pin Mode

| NO.   |                            | PARAMETER                                        | 1.1  | 5 V  | 1.0 V |      | UNIT |
|-------|----------------------------|--------------------------------------------------|------|------|-------|------|------|
|       |                            |                                                  | MIN  | MAX  | MIN   | MAX  |      |
| FSU21 | t <sub>d(TXENL-DATV)</sub> | Delay time, mmx_txen_n low to mmx_txdat valid    | 81.8 | 84.8 | 81.8  | 84.8 | ns   |
| FSU22 | t <sub>d(TXENL-SE0V)</sub> | Delay time, mmx_txen_n low to mmx_txse0 valid    | 81.8 | 84.8 | 81.8  | 84.8 | ns   |
| FSU23 | t <sub>s(DAT-SE0)</sub>    | Skew between mmx_txdat and mmx_txse0 transition  |      | 1.5  |       | 1.5  | ns   |
| FSU24 | t <sub>d(DATI-TXENH)</sub> | Delay time, mmx_txdat invalid to mmx_txen_n high | 81.8 |      | 81.8  |      | ns   |
| FSU25 | t <sub>d(SE0I-TXENH)</sub> | Delay time, mmx_txse0 invalid to mmx_txen_n high | 81.8 |      | 81.8  |      | ns   |
|       | t <sub>R(do)</sub>         | Rise time, mmx_txen_n                            |      | 4.0  |       | 4.0  | ns   |
|       | t <sub>F(do)</sub>         | Fall time, mmx_txen_n                            |      | 4.0  |       | 4.0  | ns   |
|       | t <sub>R(do)</sub>         | Rise time, mmx_txdat                             |      | 4.0  |       | 4.0  | ns   |
|       | t <sub>F(do)</sub>         | Fall time, mmx_txdat                             |      | 4.0  |       | 4.0  | ns   |
|       | t <sub>R(do)</sub>         | Rise time, mmx_txse0                             |      | 4.0  |       | 4.0  | ns   |
|       | t <sub>F(do)</sub>         | Fall time, mmx_txse0                             |      | 4.0  |       | 4.0  | ns   |



In mmx, x is equal to 0, 1, or 2.

Figure 6-45. Low-/Full-Speed USB - Bidirectional Standard 3-pin Mode

## 6.6.3.4 Multiport Full-Speed Universal Serial Bus (USB) – Unidirectional TLL 6-pin Mode

Table 6-87 and Table 6-88 assume testing over the recommended operating conditions (see Figure 6-46).

Table 6-86. Low-/Full-Speed USB Timing Conditions - Unidirectional TLL 6-pin Mode

|                                                 | TIMING CONDITION PARAMETER | VALUE | UNIT |  |  |  |  |
|-------------------------------------------------|----------------------------|-------|------|--|--|--|--|
| nput Conditions                                 |                            |       |      |  |  |  |  |
| t <sub>R</sub>                                  | Input signal rise time     | 2     | ns   |  |  |  |  |
| t <sub>F</sub>                                  | Input signal fall time     | 2     | ns   |  |  |  |  |
| <b>Output Conditions</b>                        | Output Conditions          |       |      |  |  |  |  |
| C <sub>LOAD</sub> Output load capacitance 15 pF |                            |       |      |  |  |  |  |

Table 6-87. Low-/Full-Speed USB Timing Requirements – Unidirectional TLL 6-pin Mode

| NO.   |                         | PARAMETER                                                              |     | 1.15 V |     | 1.0 V |    |
|-------|-------------------------|------------------------------------------------------------------------|-----|--------|-----|-------|----|
|       |                         |                                                                        | MIN | MAX    | MIN | MAX   |    |
| FSUT1 | t <sub>d(SE0,DAT)</sub> | Time duration, mmx_txse0 and mmx_txdat low together during transition  |     | 14     |     | 14    | ns |
| FSUT2 | t <sub>d(SE0,DAT)</sub> | Time duration, mmx_txse0 and mmx_txdat high together during transition |     | 8      |     | 8     | ns |



# Table 6-88. Low-/Full-Speed USB Switching Characteristics - Unidirectional TLL 6-pin Mode

| NO.   |                           | PARAMETER                                                 | 1.1  | 15 V | 1.0 V |      | UNIT |
|-------|---------------------------|-----------------------------------------------------------|------|------|-------|------|------|
|       |                           |                                                           | MIN  | MAX  | MIN   | MAX  |      |
| FSUT3 | t <sub>d(TXENH-DPV)</sub> | Delay time, mmx_txen_n high to mmx_rxdp valid             | 81.8 | 84.8 | 81.8  | 84.8 | ns   |
| FSUT4 | t <sub>d(TXENH-DMV)</sub> | Delay time, mmx_txen_n high to mmx_rxdm valid             | 81.8 | 84.8 | 81.8  | 84.8 | ns   |
| FSUT5 | t <sub>d(DPI-TXENL)</sub> | Delay time, mmx_rxdp invalid mmx_txen_n low               | 81.8 |      | 81.8  |      | ns   |
| FSUT6 | t <sub>d(DMI-TXENL)</sub> | Delay time, mmx_rxdm invalid mmx_txen_n low               | 81.8 |      | 81.8  |      | ns   |
| FSUT7 | t <sub>s(DP-DM)</sub>     | Skew between mmx_rxdp and mmx_rxdm transition             |      | 1.5  |       | 1.5  | ns   |
| FSUT8 | t <sub>s(DP,DM-RCV)</sub> | Skew between mmx_rxdp, mmx_rxdm, and mmx_rxrcv transition |      | 1.5  |       | 1.5  | ns   |
|       | t <sub>R(rxrcv)</sub>     | Rise time, mmx_rxrcv                                      |      | 4    |       | 4    | ns   |
|       | t <sub>F(rxrcv)</sub>     | Fall time, mmx_rxrcv                                      |      | 4    |       | 4    | ns   |
|       | t <sub>R(dp)</sub>        | Rise time, mmx_rxdp                                       |      | 4    |       | 4    | ns   |
|       | t <sub>F(dp)</sub>        | Fall time, mmx_rxdp                                       |      | 4    |       | 4    | ns   |
|       | t <sub>R(dm)</sub>        | Rise time, mmx_rxdm                                       |      | 4    |       | 4    | ns   |
|       | t <sub>F(dm)</sub>        | Fall time, mmx_rxdm                                       |      | 4    |       | 4    | ns   |



In mmx, x is equal to 0, 1, or 2.

Figure 6-46. Low-/Full-Speed USB – Unidirectional TLL 6-pin Mode

# 6.6.3.5 Multiport Full-Speed Universal Serial Bus (USB) - Bidirectional TLL 4-pin Mode

Table 6-90 and Table 6-91 assume testing over the recommended operating conditions (see Figure 6-47).

Table 6-89. Low-/Full-Speed USB Timing Conditions - Bidirectional TLL 4-pin Mode

|                          | TIMING CONDITION PARAMETER | VALUE | UNIT |  |  |  |  |
|--------------------------|----------------------------|-------|------|--|--|--|--|
| nput Conditions          |                            |       |      |  |  |  |  |
| t <sub>R</sub>           | Input signal rise time     | 2     | ns   |  |  |  |  |
| t <sub>F</sub>           | Input signal fall time     | 2     | ns   |  |  |  |  |
| <b>Output Conditions</b> | Output Conditions          |       |      |  |  |  |  |
| C <sub>LOAD</sub>        | Output load capacitance    | 15    | pF   |  |  |  |  |



# Table 6-90. Low-/Full-Speed USB Timing Requirements – Bidirectional TLL 4-pin Mode

| NO.    |                         | PARAMETER                                                              |     | 1.15 V |     | 1.0 V |    |
|--------|-------------------------|------------------------------------------------------------------------|-----|--------|-----|-------|----|
|        |                         |                                                                        | MIN | MAX    | MIN | MAX   |    |
| FSUT9  | t <sub>d(DAT,SE0)</sub> | Time duration, mmx_txdat and mmx_txse0 low together during transition  |     | 14     |     | 14    | ns |
| FSUT10 | t <sub>d(DAT,SE0)</sub> | Time duration, mmx_tsdat and mmx_txse0 high together during transition |     | 8      |     | 8     | ns |

Table 6-91. Low-/Full-Speed USB Switching Characteristics – Bidirectional TLL 4-pin Mode

| NO.    | PARAMETER                  | 1.1                                                       | 15 V | 1.0 V |      | UNIT |    |
|--------|----------------------------|-----------------------------------------------------------|------|-------|------|------|----|
|        |                            |                                                           | MIN  | MAX   | MIN  | MAX  |    |
| FSUT11 | t <sub>d(TXENL-DATV)</sub> | Delay time, mmx_txen_n active to mmx_txdat valid          | 81.8 | 84.8  | 81.8 | 84.8 | ns |
| FSUT12 | t <sub>d(TXENL-SE0V)</sub> | Delay time, mmx_txen_n active to mmx_txse0 valid          | 81.8 | 84.8  | 81.8 | 84.8 | ns |
| FSUT13 | t <sub>s(DAT-SE0)</sub>    | Skew between mmx_txdat and mmx_txse0 transition           |      | 1.5   |      | 1.5  | ns |
| FSUT14 | t <sub>s(DP,DM-RCV)</sub>  | Skew between mmx_rxdp, mmx_rxdm, and mmx_rxrcv transition |      | 1.5   |      | 1.5  | ns |
| FSUT15 | t <sub>d(DATI-TXENL)</sub> | Delay time, mmx_txse0 invalid to mmx_txen_n Low           | 81.8 |       | 81.8 |      | ns |
| FSUT16 | t <sub>d(SE0I-TXENL)</sub> | Delay time, mmx_txdat invalid to mmx_txen_n Low           | 81.8 |       | 81.8 |      | ns |
|        | t <sub>R(rcv)</sub>        | Rise time, mmx_rxrcv                                      |      | 4     |      | 4    | ns |
|        | t <sub>F(rcv)</sub>        | Fall time, mmx_rxrcv                                      |      | 4     |      | 4    | ns |
|        | t <sub>R(dat)</sub>        | Rise time, mmx_txdat                                      |      | 4     |      | 4    | ns |
|        | t <sub>F(dat)</sub>        | Fall time, mmx_txdat                                      |      | 4     |      | 4    | ns |
|        | t <sub>R(se0)</sub>        | Rise time, mmx_txse0                                      |      | 4     |      | 4    | ns |
|        | t <sub>F(se0)</sub>        | Fall time, mmx_txse0                                      |      | 4     |      | 4    | ns |



In mmx, x is equal to 0, 1, or 2.

030-084

Figure 6-47. Low-/Full-Speed USB – Bidirectional TLL 4-pin Mode

## 6.6.3.6 Multiport Full-Speed Universal Serial Bus (USB) – Bidirectional TLL 3-pin Mode

Table 6-93 and Table 6-94 assume testing over the recommended operating conditions (see Figure 6-48).

Table 6-92. Low-/Full-Speed USB Timing Conditions - Bidirectional TLL 3-pin Mode

| TIMING CO         | NDITION PARAMETER      | VALUE | UNIT |  |  |  |  |
|-------------------|------------------------|-------|------|--|--|--|--|
| Input Conditions  |                        |       |      |  |  |  |  |
| t <sub>R</sub>    | Input signal rise time | 2     | ns   |  |  |  |  |
| t <sub>F</sub>    | Input signal fall time | 2     | ns   |  |  |  |  |
| Output Conditions |                        |       |      |  |  |  |  |



## Table 6-92. Low-/Full-Speed USB Timing Conditions – Bidirectional TLL 3-pin Mode (continued)

| TIMING CONDITION PARAMETER |                         | VALUE | UNIT |
|----------------------------|-------------------------|-------|------|
| C <sub>LOAD</sub>          | Output load capacitance | 15    | pF   |

# Table 6-93. Low-/Full-Speed USB Timing Requirements - Bidirectional TLL 3-pin Mode

| NO.    | PARAMETER               |                                                                        | 1.15 V |     | 1.0 V |     | UNIT |
|--------|-------------------------|------------------------------------------------------------------------|--------|-----|-------|-----|------|
|        |                         |                                                                        | MIN    | MAX | MIN   | MAX |      |
| FSUT17 | t <sub>d(DAT,SE0)</sub> | Time duration, mmx_txdat and mmx_txse0 low together during transition  |        | 14  |       | 14  | ns   |
| FSUT18 | t <sub>d(DAT,SE0)</sub> | Time duration, mmx_tsdat and mmx_txse0 high together during transition |        | 8   |       | 8   | ns   |

# Table 6-94. Low-/Full-Speed USB Switching Characteristics - Bidirectional TLL 3-pin Mode

| NO.    | PARAMETER                  | PARAMETER                                       | 1.15 V |      | 1.0 V |      | UNIT |
|--------|----------------------------|-------------------------------------------------|--------|------|-------|------|------|
|        |                            |                                                 | MIN    | MAX  | MIN   | MAX  |      |
| FSUT19 | t <sub>d(TXENH-DATV)</sub> | Delay time, mmx_txen_n high to mmx_txdat valid  | 81.8   | 84.8 | 81.8  | 84.8 | ns   |
| FSUT20 | t <sub>d(TXENH-SE0V)</sub> | Delay time, mmx_txen_n high to mmx_txse0 valid  | 81.8   | 84.8 | 81.8  | 84.8 | ns   |
| FSUT21 | t <sub>s(DAT-SE0)</sub>    | Skew between mmx_txdat and mmx_txse0 transition |        | 1.5  |       | 1.5  | ns   |
| FSUT22 | t <sub>d(DATI-TXENL)</sub> | Delay time, mmx_txdat invalid mmx_txen_n low    | 81.8   |      | 81.8  |      | ns   |
| FSUT23 | t <sub>d(SE0I-TXENL)</sub> | Delay time, mmx_txse0 invalid mmx_txen_n low    | 81.8   |      | 81.8  |      | ns   |
|        | t <sub>R(dat)</sub>        | Rise time, mmx_txdat                            |        | 4    |       | 4    | ns   |
|        | t <sub>F(dat)</sub>        | Fall time, mmx_txdat                            |        | 4    |       | 4    | ns   |
|        | t <sub>R(se0)</sub>        | Rise time, mmx_txse0                            |        | 4    |       | 4    | ns   |
|        | t <sub>F(se0)</sub>        | Fall time, mmx_txse0                            |        | 4    |       | 4    | ns   |
|        | t <sub>R(do)</sub>         | Rise time, mmx_txse0                            |        | 4    |       | 4    | ns   |
|        | t <sub>F(do)</sub>         | Fall time, mmx_txse0                            |        | 4    |       | 4    | ns   |



In mmx, x is equal to 0, 1, or 2.

Figure 6-48. Low-/Full-Speed USB - Bidirectional TLL 3-pin Mode

## 6.6.4 Multiport High-Speed Universal Serial Bus (USB) Timing

In addition to the full-speed USB controller, a high-speed (HS) USB OTG controller is instantiated inside OMAP3530/25. It allows high-speed transactions (up to 480 Mbit/s) on the USB ports 0, 1, 2, and 3.

- Port 0:
  - 12-bit slave mode (SDR)
- Port 1 and port 2:
  - 12-bit master mode (SDR)
  - 12-bit TLL master mode (SDR)
  - 8-bit TLL master mode (DDR)



- Port 3:
  - 12-bit TLL master mode (SDR)
  - 8-bit TLL master mode (DDR)

## 6.6.4.1 High-Speed Universal Serial Bus (USB) on Port 0 – 12-bit Slave Mode

Table 6-96 and Table 6-97 assume testing over the recommended operating conditions (see Figure 6-49).

Table 6-95. High-Speed USB Timing Conditions – 12-bit Slave Mode

|                          | TIMING CONDITION PARAMETER | VALUE | UNIT |
|--------------------------|----------------------------|-------|------|
| Input Conditions         |                            |       |      |
| t <sub>r</sub>           | Input Signal Rising Time   | 2.00  | ns   |
| t <sub>f</sub>           | Input Signal Falling Time  | 2.00  | ns   |
| <b>Output Conditions</b> |                            |       |      |
| C <sub>load</sub>        | Output Load Capacitance    | 3.50  | pF   |

# Table 6-96. High-Speed USB Timing Requirements – 12-bit Slave Mode<sup>(1)</sup>

| NO.  |                             | PARAMETER                                                        |     | 15 V   | UNIT |
|------|-----------------------------|------------------------------------------------------------------|-----|--------|------|
|      |                             |                                                                  | MIN | MAX    |      |
| HSU0 | f <sub>p(CLK)</sub>         | hsusb0_clk clock frequency <sup>(2)</sup> (3)                    |     | 60.03  | MHz  |
|      | t <sub>j(CLK)</sub>         | Cycle Jitter <sup>(3)</sup> , hsusb0_clk                         |     | 500.00 | ps   |
| HSU3 | t <sub>s(DIRV-CLKH)</sub>   | Setup time, hsusb0_dir valid before hsusb0_clk rising edge       | 6.7 |        | ns   |
|      | t <sub>s(NXTV-CLKH)</sub>   | Setup time, hsusb0_nxt valid before hsusb0_clk rising edge       | 6.7 |        | ns   |
| HSU4 | t <sub>h(CLKH-DIRIV)</sub>  | Hold time, hsusb0_dir valid after hsusb0_clk rising edge         | 0.0 |        | ns   |
|      | t <sub>h(CLKH-NXT/IV)</sub> | Hold time, hsusb0_nxt valid after hsusb0_clk rising edge         | 0.0 |        | ns   |
| HSU5 | t <sub>s(DATAV-CLKH)</sub>  | Setup time, hsusb0_data[0:7] valid before hsusb0_clk rising edge | 6.7 |        | ns   |
| HSU6 | t <sub>h(CLKH-DATIV)</sub>  | Hold time, hsusb0_data[0:7] valid after hsusb0_clk rising edge   | 0.0 |        | ns   |

<sup>(1)</sup> The timing requirements are assured for the cycle jitter error condition specified.

# Table 6-97. High-Speed USB Switching Characteristics – 12-bit Slave Mode

| NO.  | PARAMETER                  |                                                                | 1.15 V |     | UNIT |
|------|----------------------------|----------------------------------------------------------------|--------|-----|------|
|      |                            |                                                                | MIN    | MAX |      |
| HSU1 | t <sub>d(clkL-STPV)</sub>  | Delay time, hsusb0_clk high to output usb0_stp valid           |        | 9.0 | ns   |
|      | t <sub>d(clkL-STPIV)</sub> | Delay time, hsusb0_clk high to output usb0_stp invalid         | 0.5    |     | ns   |
| HSU2 | t <sub>d(clkL-DV)</sub>    | Delay time, hsusb0_clk high to output hsusb0_data[0:7] valid   |        | 9.0 | ns   |
|      | t <sub>d(clkL-DIV)</sub>   | Delay time, hsusb0_clk high to output hsusb0_data[0:7] invalid | 0.5    |     | ns   |
|      | $t_{r(do)}$                | Rising time, output signals                                    |        | 2.0 | ns   |
|      | t <sub>f(do)</sub>         | Falling time, output signals                                   |        | 2.0 | ns   |

<sup>(2)</sup> Related with the input maximum frequency supported by the I/F module.

<sup>(3)</sup> Maximum cycle jitter supported by clk input clock.





Figure 6-49. High-Speed USB - 12-bit Slave Mode

# 6.6.4.2 High-Speed Universal Serial Bus (USB) on Ports 1 and 2 – 12-bit Master Mode

Table 6-99 and Table 6-100 assume testing over the recommended operating conditions (see Figure 6-<del>50</del>).

Table 6-98. High-Speed USB Timing Conditions – 12-bit Master Mode

|                          | TIMING CONDITION PARAMETER | VALUE | UNIT |  |  |  |  |
|--------------------------|----------------------------|-------|------|--|--|--|--|
| Input Conditions         |                            |       |      |  |  |  |  |
| t <sub>R</sub>           | Input signal rise time     | 2     | ns   |  |  |  |  |
| t <sub>F</sub>           | Input signal fall time     | 2     | ns   |  |  |  |  |
| <b>Output Conditions</b> | Output Conditions          |       |      |  |  |  |  |
| C <sub>LOAD</sub>        | Output load capacitance    | 3     | pF   |  |  |  |  |

Table 6-99. High-Speed USB Timing Requirements – 12-bit Master Mode<sup>(1)</sup>

| NO.  |                             | PARAMETER                                                        |     | 5 V | UNIT |
|------|-----------------------------|------------------------------------------------------------------|-----|-----|------|
|      |                             |                                                                  | MIN | MAX |      |
| HSU3 | t <sub>s(DIRV-CLKH)</sub>   | Setup time, hsusbx_dir valid before hsusbx_clk rising edge       | 9.3 |     | ns   |
|      | t <sub>s(NXTV-CLKH)</sub>   | Setup time, hsusbx_nxt valid before hsusbx_clk rising edge       | 9.3 |     | ns   |
| HSU4 | t <sub>h(CLKH-DIRIV)</sub>  | Hold time, hsusbx_dir valid after hsusbx_clk rising edge         | 0.2 |     | ns   |
|      | t <sub>h(CLKH-NXT/IV)</sub> | Hold time, hsusbx_nxt valid after hsusbx_clk rising edge         | 0.2 |     | ns   |
| HSU5 | t <sub>s(DATAV-CLKH)</sub>  | Setup time, hsusbx_data[0:7] valid before hsusbx_clk rising edge | 9.3 |     | ns   |
| HSU6 | t <sub>h(CLKH-DATIV)</sub>  | Hold time, hsusbx_data[0:7] valid after hsusbx_clk rising edge   | 0.2 |     | ns   |

<sup>(1)</sup> In hsusbx, x is equal to 1 or 2.

# Table 6-100. High-Speed USB Switching Characteristics – 12-bit Master Mode<sup>(1)</sup>

| NO.  | PARAMETER                  |                                                              | 1.15 V |     | UNIT |
|------|----------------------------|--------------------------------------------------------------|--------|-----|------|
|      |                            |                                                              | MIN    | MAX |      |
| HSU0 | f <sub>p(CLK)</sub>        | hsusbx_clk clock frequency                                   |        | 60  | MHz  |
|      | t <sub>j(CLK)</sub>        | Jitter standard deviation <sup>(2)</sup> , hsusbx_clk        |        | 200 | ps   |
| HSU1 | t <sub>d(clkL-STPV)</sub>  | Delay time, hsusbx_clk high to output hsusbx_stp valid       |        | 13  | ns   |
|      | t <sub>d(clkL-STPIV)</sub> | Delay time, hsusbx_clk high to output hsusbx_stp invalid     | 2      |     | ns   |
| HSU2 | t <sub>d(clkL-DV)</sub>    | Delay time, hsusbx_clk high to output hsusbx_data[0:7] valid |        | 13  | ns   |

In hsusbx, x is equal to 1 or 2.

The jitter probability density can be approximated by a Gaussian function. (2)



# Table 6-100. High-Speed USB Switching Characteristics – 12-bit Master Mode<sup>(1)</sup> (continued)

| NO. | PARAMETER                |                                                                | 1.15 V |     | UNIT |
|-----|--------------------------|----------------------------------------------------------------|--------|-----|------|
|     |                          |                                                                | MIN    | MAX |      |
|     | t <sub>d(clkL-DIV)</sub> | Delay time, hsusbx_clk high to output hsusbx_data[0:7] invalid | 2      |     | ns   |
|     | t <sub>R(do)</sub>       | Rise time, output signals                                      |        | 2   | ns   |
|     | t <sub>F(do)</sub>       | Fall time, output signals                                      |        | 2   | ns   |



In hsusbx, x is equal to 1 or 2.

Figure 6-50. High-Speed USB - 12-bit Master Mode

# 6.6.4.3 High-Speed Universal Serial Bus (USB) on Ports 1, 2, and 3 – 12-bit TLL Master Mode

Table 6-102 and Table 6-103 assume testing over the recommended operating conditions (see Figure 6-51).

Table 6-101. High-Speed USB Timing Conditions – 12-bit TLL Master Mode

| TIMING CONDITION PARAMETER |                         | VALUE | UNIT |  |  |  |  |
|----------------------------|-------------------------|-------|------|--|--|--|--|
| Input Conditions           |                         |       |      |  |  |  |  |
| t <sub>R</sub>             | Input signal rise time  | 2     | ns   |  |  |  |  |
| t <sub>F</sub>             | Input signal fall time  | 2     | ns   |  |  |  |  |
| <b>Output Conditions</b>   | Output Conditions       |       |      |  |  |  |  |
| C <sub>LOAD</sub>          | Output load capacitance | 3     | pF   |  |  |  |  |

Table 6-102. High-Speed USB Timing Requirements – 12-bit TLL Master Mode<sup>(1)</sup>

| NO.  | PARAMETER                  |                                                                          | 1.15 V |     | UNIT |
|------|----------------------------|--------------------------------------------------------------------------|--------|-----|------|
|      |                            |                                                                          | MIN    | MAX |      |
| HSU2 | t <sub>s(STPV-CLKH)</sub>  | Setup time, hsusbx_tll_stp valid before hsusbx_tll_clk rising edge       | 6      |     | ns   |
| HSU3 | t <sub>s(CLKH-STPIV)</sub> | Hold time, hsusbx_tll_stp valid after hsusbx_tll_clk rising edge         | 0      |     | ns   |
| HSU4 | t <sub>s(DATAV-CLKH)</sub> | Setup time, hsusbx_tll_data[7:0] valid before hsusbx_tll_clk rising edge | 6      |     | ns   |
| HSU5 | t <sub>h(CLKH-DATIV)</sub> | Hold time, hsusbx_tll_data[7:0] valid after hsusbx_tll_clk rising edge   | 0      |     | ns   |

<sup>(1)</sup> In hsusbx, x is equal to 1, 2, or 3.

# Table 6-103. High-Speed USB Switching Characteristics – 12-bit TLL Master Mode<sup>(1)</sup>

| NO.  | PARAMETER           |                                | 1.15 V |     | UNIT |
|------|---------------------|--------------------------------|--------|-----|------|
|      |                     |                                | MIN    | MAX |      |
| HSU0 | f <sub>p(CLK)</sub> | hsusbx_tll_clk clock frequency |        | 60  | MHz  |

(1) In hsusbx, x is equal to 1, 2, or 3.



Table 6-103. High-Speed USB Switching Characteristics – 12-bit TLL Master Mode<sup>(1)</sup> (continued)

| NO.  |                            | PARAMETER                                                              |     | 1.15 V |    |
|------|----------------------------|------------------------------------------------------------------------|-----|--------|----|
|      |                            |                                                                        | MIN | MAX    |    |
|      | t <sub>j(CLK)</sub>        | Jitter standard deviation <sup>(2)</sup> , hsusbx_tll_clk              |     | 200    | ps |
| HSU6 | t <sub>d(CLKL-DIRV)</sub>  | Delay time, hsusbx_tll_clk high to output hsusbx_tll_dir valid         |     | 9      | ns |
|      | t <sub>d(CLKL-DIRIV)</sub> | Delay time, hsusbx_tll_clk high to output hsusbx_tll_dir invalid       | 0   |        | ns |
|      | t <sub>d(CLKL-NXTV)</sub>  | Delay time, hsusbx_tll_clk high to output hsusbx_tll_nxt valid         |     | 9      | ns |
|      | t <sub>d(CLKL-NXTIV)</sub> | Delay time, hsusbx_tll_clk high to output hsusbx_tll_nxt invalid       | 0   |        | ns |
| HSU7 | t <sub>d(CLKL-DV)</sub>    | Delay time, hsusbx_tll_clk high to output hsusbx_tll_data[7:0] valid   |     | 9      | ns |
|      | t <sub>d(CLKL-DIV)</sub>   | Delay time, hsusbx_tll_clk high to output hsusbx_tll_data[7:0] invalid | 0   |        | ns |
|      | t <sub>R(do)</sub>         | Rise time, output signals                                              |     | 2      | ns |
|      | t <sub>F(do)</sub>         | Fall time, output signals                                              |     | 2      | ns |

(2) The jitter probability density can be approximated by a Gaussian function.



In hsusbx, x is equal to 1, 2, or 3.

Figure 6-51. High-Speed USB - 12-bit TLL Master Mode

### 6.6.4.4 High-Speed Universal Serial Bus (USB) on Ports 1, 2, and 3 – 8-bit TLL Master Mode

Table 6-105 and Table 6-106 assume testing over the recommended operating conditions (see Figure 6-52).

Table 6-104. High-Speed USB Timing Conditions - 8-bit TLL Master Mode

| TIMING CONDITION PARAMETER |                         | VALUE | UNIT |  |  |  |
|----------------------------|-------------------------|-------|------|--|--|--|
| Input Conditions           |                         |       |      |  |  |  |
| $t_R$                      | Input signal rise time  | 2     | ns   |  |  |  |
| t <sub>F</sub>             | Input signal fall time  | 2     | ns   |  |  |  |
| Output Conditions          |                         |       |      |  |  |  |
| C <sub>LOAD</sub>          | Output load capacitance | 3     | pF   |  |  |  |

Table 6-105. High-Speed USB Timing Requirements – 8-bit TLL Master Mode<sup>(1)</sup>

| NO.  | PARAMETER                  |                                                                          | 1.15 V |     | UNIT |
|------|----------------------------|--------------------------------------------------------------------------|--------|-----|------|
|      |                            |                                                                          | MIN    | MAX |      |
| HSU2 | t <sub>s(STPV-CLKH)</sub>  | Setup time, hsusbx_tll_stp valid before hsusbx_tll_clk rising edge       | 6      |     | ns   |
| HSU3 | t <sub>s(CLKH-STPIV)</sub> | Hold time, hsusbx_tll_stp valid after hsusbx_tll_clk rising edge         | 0      |     | ns   |
| HSU4 | t <sub>s(DATAV-CLKH)</sub> | Setup time, hsusbx_tll_data[3:0] valid before hsusbx_tll_clk rising edge | 3      |     | ns   |
| HSU5 | t <sub>h(CLKH-DATIV)</sub> | Hold time, hsusbx_tll_data[3:0] valid after hsusbx_tll_clk rising edge   | -0.8   |     | ns   |

(1) In hsusbx, x is equal to 1, 2, or 3.



# Table 6-106. High-Speed USB Switching Characteristics – 8-bit TLL Master Mode<sup>(1)</sup>

| NO.  |                            | PARAMETER                                                              |       | 1.15 V |     |
|------|----------------------------|------------------------------------------------------------------------|-------|--------|-----|
|      |                            |                                                                        | MIN   | MAX    |     |
| HSU0 | f <sub>p(CLK)</sub>        | hsusbx_tll_clk clock frequency                                         |       | 60     | MHz |
|      | t <sub>j(CLK)</sub>        | Jitter standard deviation (2), hsusbx_tll_clk                          |       | 200    | ps  |
| HSU1 | t <sub>j(CLK)</sub>        | Duty cycle, hsusbx_tll_clk pulse duration (low and high)               | 47.6% | 52.4%  |     |
| HSU6 | t <sub>d(CLKL-DIRV)</sub>  | Delay time, hsusbx_tll_clk high to output hsusbx_tll_dir valid         |       | 9      | ns  |
|      | t <sub>d(CLKL-DIRIV)</sub> | Delay time, hsusbx_tll_clk high to output hsusbx_tll_dir invalid       | 0     |        | ns  |
|      | t <sub>d(CLKL-NXTV)</sub>  | Delay time, hsusbx_tll_clk high to output hsusbx_tll_nxt valid         |       | 9      | ns  |
|      | t <sub>d(CLKL-NXTIV)</sub> | Delay time, hsusbx_tll_clk high to output hsusbx_tll_nxt invalid       | 0     |        | ns  |
| HSU7 | t <sub>d(CLKL-DV)</sub>    | Delay time, hsusbx_tll_clk high to output hsusbx_tll_data[3:0] valid   |       | 4      | ns  |
| HSU8 | t <sub>d(CLKL-DIV)</sub>   | Delay time, hsusbx_tll_clk high to output hsusbx_tll_data[3:0] invalid | 0     |        | ns  |
|      | t <sub>R(do)</sub>         | Rise time, output signals                                              |       | 2      | ns  |
|      | t <sub>F(do)</sub>         | Fall time, output signals                                              |       | 2      | ns  |

<sup>(1)</sup> In hsusbx, x is equal to 1, 2, or 3.

<sup>(2)</sup> The jitter probability density can be approximated by a Gaussian function.



In hsusbx, x is equal to 1, 2, or 3.

Figure 6-52. High-Speed USB - 8-bit TLL Master Mode



### 6.6.5 PC Interface

The multimaster I<sup>2</sup>C peripheral provides an interface between two or more devices via an I<sup>2</sup>C serial bus. The I<sup>2</sup>C controller supports the multimaster mode which allows more than one device capable of controlling the bus to be connected to it. Each I<sup>2</sup>C device is recognized by a unique address and can operate as either transmitter or receiver, according to the function of the device. In addition to being a transmitter or receiver, a device connected to the I<sup>2</sup>C bus can also be considered as master or slave when performing data transfers. This data transfer is carried out via two serial bidirectional wires:

- An SDA data line
- · An SCL clock line

The following sections illustrate the data transfer is in master or slave configuration with 7-bit addressing format. The I<sup>2</sup>C interface is compliant with Philips I<sup>2</sup>C specification version 2.1. It supports standard mode (up to 100K bits/s), fast mode (up to 400K bits/s) and high-speed mode (up to 3.4Mb/s).

# 6.6.5.1 I<sup>2</sup>C Standard/Fast-Speed Mode

Table 6-107. I<sup>2</sup>C Standard/Fast-Speed Mode Timings

| NO. | PARAMETER <sup>(1)</sup>    |                                                                                                                   | Standard Mode |                     | Fast Mode          |                   | UNIT |
|-----|-----------------------------|-------------------------------------------------------------------------------------------------------------------|---------------|---------------------|--------------------|-------------------|------|
|     |                             |                                                                                                                   | MIN           | MAX                 | MIN                | MAX               |      |
|     | f <sub>SCL</sub>            | Clock Frequency, i2cX_scl                                                                                         |               | 100                 |                    | 400               | kHz  |
| l1  | t <sub>w(SCLH)</sub>        | Pulse Duration, i2cX_scl high                                                                                     | 4             |                     | 0.6                |                   | μs   |
| 12  | t <sub>w(SCLL)</sub>        | Pulse Duration, i2cX_scl low                                                                                      | 4.7           |                     | 1.3                |                   | μs   |
| 13  | t <sub>su(SDAV-SCLH)</sub>  | Setup time, i2cX_sda valid before i2cX_scl active level                                                           | 250           |                     | 100 <sup>(2)</sup> |                   | ns   |
| 14  | t <sub>h(SCLH</sub> SDAV)   | Hold time, i2cX_sda valid after i2cX_scl active level                                                             | 0(3)          | 3.45 <sup>(4)</sup> | 0(3)               | 0.9(4)            | μs   |
| 15  | t <sub>su(SDAL-SCLH)</sub>  | Setup time, i2cX_scl high after i2cX_sda low (for a START <sup>(5)</sup> condition or a repeated START condition) | 4.7           |                     | 0.6                |                   | μs   |
| 16  | t <sub>h(SCLH</sub> -SDAH)  | Hold time, i2cX_sda low level after i2cX_scl high level (STOP condition)                                          | 4             |                     | 0.6                |                   | μs   |
| 17  | t <sub>h(SCLH-RSTART)</sub> | Hold time, i2cX_sda low level after i2cX_scl high level (for a repeated START condition)                          | 4             |                     | 0.6                |                   | μs   |
| 18  | t <sub>w(SDAH)</sub>        | Pulse duration, i2cX_sda high between STOP and START conditions                                                   | 4.7           |                     | 1.3                |                   | μs   |
|     | t <sub>R(SCL)</sub>         | Rise time, i2cX_scl                                                                                               |               | 1000                |                    | 300               | ns   |
|     | t <sub>F(SCL)</sub>         | Fall time, i2cX_scl                                                                                               |               | 300                 |                    | 300               | ns   |
|     | t <sub>R(SDA)</sub>         | Rise time, i2cX_sda                                                                                               |               | 1000                |                    | 300               | ns   |
|     | t <sub>F(SDA)</sub>         | Fall time, i2cX_sda                                                                                               |               | 300                 |                    | 300               | ns   |
|     | СВ                          | Capacitive load for each bus line                                                                                 |               | 60 <sup>(6)</sup>   |                    | 60 <sup>(6)</sup> | pF   |

- (1) In i2cX, X is equal to 1, 2, 3, or 4. Note that I2C4 is master transmitter only.
- (2) A fast-mode l²C-bus device can be used in a standard-mode l²C-bus system, but the requirement t<sub>su(SDAV-SCLH)</sub> ≥ 250 ns must then be met. This is automatically the case if the device does not stretch the low period of the i2cx\_scl. If such a device does stretch the low period of the i2cx\_scl, it must output the next data bit to the i2cx\_sda line t<sub>r(SDA)</sub> max + t<sub>su(SDAV-SCLH)</sub> = 1000 + 250 = 1250 ns (according to the standard-mode l²C-bus specification) before the i2cx\_scl line is released.
- (3) The device provides (via the I<sup>2</sup>C bus) a hold time of at least 300 ns for the i2cx\_sda signal (see the fall and rise time of i2cx\_scl) to bridge the undefined region of the falling edge of i2cx\_scl.
- (4) The maximum t<sub>h(SCLH-SDA)</sub> has only to be met if the device does not stretch the low period of the i2cx\_scl signal.
- (5) After this time, the first clock is generated.
- (6) Maximum reference load for i2c4\_scl and i2c4\_sda is CB = 15 pF.





Figure 6-53. I<sup>2</sup>C – Standard/Fast Mode



# 6.6.5.2 I<sup>2</sup>C High-Speed Mode

# Table 6-108. I<sup>2</sup>C HighSpeed Mode Timings<sup>(1)</sup> (2)

| NO. | PARAMETER                   |                                                                                                                   | CB = 100 pF MAX    |                   | CB = 400 pF MAX    |     | UNIT |
|-----|-----------------------------|-------------------------------------------------------------------------------------------------------------------|--------------------|-------------------|--------------------|-----|------|
|     |                             |                                                                                                                   | MIN                | MAX               | MIN                | MAX |      |
|     | f <sub>SCL</sub>            | Clock frequency, i2cX_scl                                                                                         |                    | 3.4               |                    | 1.7 | MHz  |
| I1  | t <sub>w(SCLH)</sub>        | Pulse duration, i2cX_scl high                                                                                     | 60 <sup>(3)</sup>  |                   | 120 <sup>(3)</sup> |     | μs   |
| 12  | t <sub>w(SCLL)</sub>        | Pulse duration, i2cX_scl low                                                                                      | 160 <sup>(3)</sup> |                   | 320 <sup>(3)</sup> |     | μs   |
| 13  | t <sub>su(SDAV-SCLH)</sub>  | Setup time, i2cX_sda valid before i2cX_scl active level                                                           | 10                 |                   | 10                 |     | ns   |
| 14  | t <sub>h(SCLH-SDAV)</sub>   | Hold time, i2cX_sda valid after i2cX_scl active level                                                             | 0 <sup>(2)</sup>   | 70                | 0 <sup>(2)</sup>   | 150 | μs   |
| 15  | t <sub>su(SDAL-SCLH)</sub>  | Setup time, i2cX_scl high after i2cX_sda low (for a START <sup>(4)</sup> condition or a repeated START condition) | 160                |                   | 160                |     | μs   |
| 16  | t <sub>h(SCLH-SDAH)</sub>   | Hold time, i2cX_sda low level after i2cX_scl high level (STOP condition)                                          | 160                |                   | 160                |     | μs   |
| 17  | t <sub>h(SCLH-RSTART)</sub> | Hold time, i2cX_sda low level after i2cX_scl high level (for a repeated START condition)                          | 160                |                   | 160                |     | ns   |
|     | t <sub>R(SCL)</sub>         | Rise time, i2cX_scl                                                                                               |                    | 40                |                    | 80  | ns   |
|     | t <sub>R(SCL)</sub>         | Rise time, i2cX_scl after a repeated START condition and after a bit acknowledge                                  |                    | 80                |                    | 160 | ns   |
|     | t <sub>F(SCL)</sub>         | Fall time, i2cX_scl                                                                                               |                    | 40                |                    | 80  | ns   |
|     | t <sub>R(SDA)</sub>         | Rise time, i2cX_sda                                                                                               |                    | 80                |                    | 160 | ns   |
|     | t <sub>F(SDA)</sub>         | Fall time, i2cX_sda                                                                                               |                    | 80                |                    | 160 | ns   |
|     | C <sub>B</sub>              | Capacitive load for each bus line                                                                                 |                    | 60 <sup>(5)</sup> | pF                 |     |      |

- (1) In i2cX, X is equal to 1, 2, 3, or 4. Note that I2C4 is master transmitter only.
- (2) The device provides (via the I<sup>2</sup>C bus) a hold time of at least 300 ns for the i2cx\_sda signal (see the fall and rise time of i2cx\_scl) to bridge the undefined region of the falling edge of i2cx\_scl.
- (3) HS-mode master devices generate a serial clock signal with a high to low ratio of 1 to 2.  $t_{w(SCLL)} > 2 \times t_{w(SCLH)}$ .
- (4) After this time, the first clock is generated.
- (5) Maximum reference load for i2c4\_scl and i2c4\_sda is  $C_B = 15 \text{ pF}$ .



Figure 6-54. I<sup>2</sup>C - High-Speed Mode(1) (2) (3)

- (1) HS-mode master devices generate a serial clock signal with a high-to-low ratio of 1 to 2.  $t_{w(SCLL)} > 2 \times t_{w(SCLH)}$ .
- (2) In i2cX, X is equal to 1, 2, 3, or 4. Note that I2C4 is master transmitter only.
- (3) After this time, the first clock is generated.

Table 6-109. Correspondence Standard vs. TI Timing References

|    | TI-OMAP                    | STANDARD-I <sup>2</sup> C |                     |  |
|----|----------------------------|---------------------------|---------------------|--|
|    |                            | S/F Mode                  | HS Mode             |  |
|    | f <sub>SCL</sub>           | F <sub>SCL</sub>          | F <sub>SCLH</sub>   |  |
| I1 | t <sub>w(SCLH)</sub>       | T <sub>HIGH</sub>         | T <sub>HIGH</sub>   |  |
| 12 | t <sub>w(SCLL)</sub>       | $T_LOW$                   | $T_LOW$             |  |
| 13 | t <sub>su(SDAV-SCLH)</sub> | $T_{SU;DAT}$              | T <sub>SU;DAT</sub> |  |
| 14 | t <sub>h</sub> (SCLH-SDAV) | $T_{SU;DAT}$              | T <sub>SU;DAT</sub> |  |
| 15 | t <sub>su(SDAL-SCLH)</sub> | $T_{SU;STA}$              | T <sub>SU;STA</sub> |  |
| 16 | t <sub>h(SCLH-SDAH)</sub>  | $T_{HD;STA}$              | T <sub>HD;STA</sub> |  |



### Table 6-109. Correspondence Standard vs. TI Timing References (continued)

|    | TI-OMAP                      | STANDARD-I <sup>2</sup> C |                     |  |
|----|------------------------------|---------------------------|---------------------|--|
|    |                              | S/F Mode                  | HS Mode             |  |
| 17 | t <sub>h</sub> (SCLH-RSTART) | T <sub>SU;STO</sub>       | T <sub>SU;STO</sub> |  |
| 18 | t <sub>w(SDAH)</sub>         | T <sub>BUF</sub>          |                     |  |

# 6.6.6 HDQ / 1-Wire Interfaces

This module is intended to work with both the HDQ and the 1-Wire protocols. The protocols use a single wire to communicate between the master and the slave. The protocols employ an asynchronous return to 1 mechanism where, after any command, the line is pulled high.

## 6.6.6.1 HDQ Protocol

Table 6-110 and Table 6-111 assume testing over the recommended operating conditions (see Figure 6-55 through Figure 6-58).

**Table 6-110. HDQ Timing Requirements** 

| PARAMETER         | DESCRIPTION                                 | MIN | MAX | UNIT |
|-------------------|---------------------------------------------|-----|-----|------|
| t <sub>CYCD</sub> | Bit window                                  | 253 |     | μs   |
| t <sub>HW1</sub>  | Reads 1                                     |     | 68  |      |
| t <sub>HW0</sub>  | Reads 0                                     | 180 |     |      |
| t <sub>RSPS</sub> | Command to host respond time <sup>(1)</sup> |     |     |      |

(1) Defined by software.

**Table 6-111. HDQ Switching Characteristics** 

| PARAMETER         | DESCRIPTION    | MIN | TYP | MAX | UNIT |
|-------------------|----------------|-----|-----|-----|------|
| t <sub>B</sub>    | Break timing   |     | 193 |     | μs   |
| t <sub>BR</sub>   | Break recovery |     | 63  |     |      |
| t <sub>CYCH</sub> | Bit window     |     | 253 |     |      |
| t <sub>DW1</sub>  | Sends1 (write) |     | 1.3 |     |      |
| t <sub>DW0</sub>  | Sends0 (write) |     | 101 |     |      |



Figure 6-55. HDQ Break (Reset) Timing



Figure 6-56. HDQ Read Bit Timing (Data)





Figure 6-57. HDQ Write Bit Timing (Command/Address or Data)



Figure 6-58. HDQ Communication Timing

## 6.6.6.2 1-Wire Protocol

Table 6-112 and Table 6-113 assume testing over the recommended operating conditions (see Figure 6-59 through Figure 6-61).

Table 6-112. 1-Wire Timing Requirements

| PARAMETER                           | DESCRIPTION               | MIN                   | MAX | UNIT |
|-------------------------------------|---------------------------|-----------------------|-----|------|
| t <sub>PDH</sub>                    | Presence pulse delay high |                       | 68  | μs   |
| t <sub>PDL</sub>                    | Presence pulse delay low  | 68 – t <sub>PDH</sub> |     |      |
| t <sub>RDV</sub> + t <sub>REL</sub> | Read bit-zero time        |                       | 102 |      |

Table 6-113. 1-Wire Switching Characteristics

| PARAMETER         | DESCRIPTION          | MIN | TYP | MAX | UNIT |
|-------------------|----------------------|-----|-----|-----|------|
| t <sub>RSTL</sub> | Reset time low       |     | 484 |     | μs   |
| t <sub>RSTH</sub> | Reset time high      |     | 484 |     |      |
| t <sub>SLOT</sub> | Write bit cycle time |     | 102 |     |      |
| t <sub>LOW1</sub> | Write bit-one time   |     | 1.3 |     |      |
| t <sub>LOW0</sub> | Write bit-zero time  |     | 101 |     |      |
| t <sub>REC</sub>  | Recovery time        |     | 134 |     |      |
| t <sub>LOWR</sub> | Read bit strobe time |     | 13  |     |      |



Figure 6-59. 1-Wire Break (Reset) Timing



Figure 6-60. 1-Wire Read Bit Timing (Data)

30-100





Figure 6-61. 1-Wire Write Bit Timing (Command/Address or Data)

## 6.6.7 UART IrDA Interface

The IrDA module can operate in three different modes:

- Slow infrared (SIR) (≤115.2 Kbits/s)
- Medium infrared (MIR) (0.576 Mbits/s and 1.152 Mbits/s)
- Fast infrared (FIR) (4 Mbits/s)

For more information about this interface, see the UART/IrDA chapter in the *OMAP35x Technical Reference Manual (TRM)* [literature number <u>SPRUF98</u>].



Figure 6-62. UART IrDA Pulse Parameters

## 6.6.7.1 IrDA—Receive Mode

Table 6-114. UART IrDA—Signaling Rate and Pulse Duration—Receive Mode

| OLONIAL INO DATE          | ELEC  | CTRICAL PULSE DU | RATION | LINUT |
|---------------------------|-------|------------------|--------|-------|
| SIGNALING RATE            | MIN   | NOMINAL          | MAX    | UNIT  |
|                           |       | SIR              |        |       |
| 2.4 Kbit/s                | 1.41  | 78.1             | 88.55  | μs    |
| 9.6 Kbit/s                | 1.41  | 19.5             | 22.13  | μs    |
| 19.2 Kbit/s               | 1.41  | 9.75             | 11.07  | μs    |
| 38.4 Kbit/s               | 1.41  | 4.87             | 5.96   | μs    |
| 57.6 Kbit/s               | 1.41  | 3.25             | 4.34   | μs    |
| 115.2 Kbit/s              | 1.41  | 1.62             | 2.23   | μs    |
|                           |       | MIR              | •      | •     |
| 0.576 Mbit/s              | 297.2 | 416              | 518.8  | ns    |
| 1.152 Mbit/s              | 149.6 | 208              | 258.4  | ns    |
|                           |       | FIR              |        |       |
| 4.0 Mbit/s (Single pulse) | 67    | 125              | 164    | ns    |



# Table 6-114. UART IrDA—Signaling Rate and Pulse Duration—Receive Mode (continued)

| CIONALINO DATE            | ELEC | LINIT   |     |      |
|---------------------------|------|---------|-----|------|
| SIGNALING RATE            | MIN  | NOMINAL | MAX | UNIT |
| 4.0 Mbit/s (Double pulse) | 190  | 250     | 289 | ns   |

Table 6-115. UART IrDA—Rise and Fall Time—Receive Mode

|                | PARAMETER                   | MAX | UNIT |
|----------------|-----------------------------|-----|------|
| t <sub>R</sub> | Rising time, uart3_rx_irrx  | 200 | ns   |
| t <sub>F</sub> | Falling time, uart3_rx_irrx | 200 | ns   |

# 6.6.7.2 IrDA—Transmit Mode

Table 6-116. UART IrDA—Signaling Rate and Pulse Duration—Transmit Mode

| SIGNALING RATE            | ELEC | TRICAL PULSE DURA | ATION | UNIT |  |
|---------------------------|------|-------------------|-------|------|--|
|                           | MIN  | NOMINAL           | MAX   |      |  |
|                           |      | SIR               |       |      |  |
| 2.4 Kbit/s                | 78.1 | 78.1              | 78.1  | μs   |  |
| 9.6 Kbit/s                | 19.5 | 19.5              | 19.5  | μs   |  |
| 19.2 Kbit/s               | 9.75 | 9.75              | 9.75  | μs   |  |
| 38.4 Kbit/s               | 4.87 | 4.87              | 4.87  | μs   |  |
| 57.6 Kbit/s               | 3.25 | 3.25              | 3.25  | μs   |  |
| 115.2 Kbit/s              | 1.62 | 1.62              | 1.62  | μs   |  |
|                           |      | MIR               |       |      |  |
| 0.576 Mbit/s              | 414  | 416               | 419   | ns   |  |
| 1.152 Mbit/s              | 206  | 208               | 211   | ns   |  |
|                           | _    | FIR               |       |      |  |
| 4.0 Mbit/s (Single pulse) | 123  | 125               | 128   | ns   |  |
| 1.0 Mbit/s (Double pulse) | 248  | 250               | 253   | ns   |  |



#### 6.7 Removable Media Interfaces

# 6.7.1 High-Speed Multimedia Memory Card (MMC) and Secure Digital IO Card (SDIO) Timing

The MMC/SDIO host controller provides an interface to high-speed and standard MMC, SD memory cards, or SDIO cards. The application interface is responsible for managing transaction semantics. The MMC/SDIO host controller deals with MMC/SDIO protocol at transmission level, packing data, adding CRC, start/end bit, and checking for syntactical correctness.

There are three MMC interfaces on the OMAP3530/25:

- MMC/SD/SDIO Interface 1:
  - 1.8 V/3 V support
  - 8 bits
- MMC/SD/SDIO Interface 2:
  - 1.8 V support
  - 8 bits
  - 4 bits with external transceiver allowing to support 3 V peripherals. Transceiver direction control signals are multiplexed with the upper four data bits.
- MMC/SD/SDIO Interface 3:
  - 1.8 V support
  - 8 bits

# 6.7.1.1 MMC/SD/SDIO in SD Identification Mode

Table 6-118 and Table 6-119 assume testing over the recommended operating conditions and electrical characteristic conditions.

Table 6-117. MMC/SD/SDIO Timing Conditions - SD Identification Mode

|                          | TIMING CONDITION PARAMETER | VALUE | UNIT |
|--------------------------|----------------------------|-------|------|
| SD Identification Mo     | ode                        | •     | •    |
| Input Conditions         |                            |       |      |
| t <sub>R</sub>           | Input signal rise time     | 10    | ns   |
| t <sub>F</sub>           | Input signal fall time     | 10    | ns   |
| <b>Output Conditions</b> |                            |       |      |
| C <sub>LOAD</sub>        | Output load capacitance    | 40    | pF   |

Table 6-118. MMC/SD/SDIO Timing Requirements - SD Identification Mode<sup>(1)</sup> (2) (3)

| NO.           |                              | PARAMETER                                                    | 1.1    | 5 V | 1.0    | V   | UNIT |
|---------------|------------------------------|--------------------------------------------------------------|--------|-----|--------|-----|------|
|               |                              |                                                              | MIN    | MAX | MIN    | MAX |      |
| SD Identifica | tion Mode                    |                                                              |        |     |        |     |      |
| MMC/SD/SDI    | O Interface 1 (1.8           | V IO)                                                        |        |     |        |     |      |
| HSSD3/SD3     | t <sub>su(CMDV-CLKIH)</sub>  | Setup time, mmc1_cmd valid before mmc1_clk rising clock edge | 1198.4 |     | 1198.4 |     | ns   |
| HSSD4/SD4     | t <sub>su(CLKIH-CMDIV)</sub> | Hold time, mmc1_cmd valid after mmc1_clk rising clock edge   | 1249.2 |     | 1249.2 |     | ns   |
| MMC/SD/SDI    | O Interface 1 (3.0           | V IO)                                                        |        |     |        |     |      |
| HSSD3/SD3     | t <sub>su(CMDV-CLKIH)</sub>  | Setup time, mmc1_cmd valid before mmc1_clk rising clock edge | 1198.4 |     | 1198.4 |     | ns   |
| HSSD4/SD4     | t <sub>su(CLKIH-CMDIV)</sub> | Hold time, mmc1_cmd valid after mmc1_clk rising clock edge   | 1249.2 |     | 1249.2 |     | ns   |
| MMC/SD/SDI    | O Interface 2                |                                                              |        |     |        |     |      |

- (1) Timing parameters are referred to output clock specified in Table 6-119.
- (2) The timing requirements are assured for the cycle jitter and duty cycle error conditions specified in Table 6-119.
- (3) Corresponding figures showing timing parameters are common with other interface modes. (See SD and HS SD modes).



# Table 6-118. MMC/SD/SDIO Timing Requirements – SD Identification Mode<sup>(1)</sup> (2) (3) (continued)

| NO.        |                              | PARAMETER                                                    | 1.1    | 5 V | 1.0    | V   | UNIT |
|------------|------------------------------|--------------------------------------------------------------|--------|-----|--------|-----|------|
|            |                              |                                                              | MIN    | MAX | MIN    | MAX |      |
| HSSD3/SD3  | t <sub>su(CMDV-CLKIH)</sub>  | Setup time, mmc2_cmd valid before mmc2_clk rising clock edge | 1198.4 |     | 1198.4 |     | ns   |
| HSSD4/SD4  | t <sub>su(CLKIH-CMDIV)</sub> | Hold time, mmc2_cmd valid after mmc2_clk rising clock edge   | 1249.2 |     | 1249.2 |     | ns   |
| MMC/SD/SDI | O Interface 3                |                                                              |        |     |        |     | ,    |
| HSSD3/SD3  | t <sub>su(CMDV-CLKIH)</sub>  | Setup time, mmc3_cmd valid before mmc3_clk rising clock edge | 1198.4 |     | 1198.4 |     | ns   |
| HSSD4/SD4  | t <sub>su(CLKIH-CMDIV)</sub> | Hold time, mmc3_cmd valid after mmc3_clk rising clock edge   | 1249.2 |     | 1249.2 |     | ns   |

# Table 6-119. MMC/SD/SDIO Switching Characteristics – SD Identification Mode<sup>(1)</sup>

| NO.                    | PARAMETER                 |                                                               | 1.1              | 15 V              | 1.0 V              |                   | UNIT |
|------------------------|---------------------------|---------------------------------------------------------------|------------------|-------------------|--------------------|-------------------|------|
|                        |                           |                                                               |                  | MAX               | MIN                | MAX               |      |
| SD Identifica          | tion Mode                 |                                                               |                  | *                 |                    | *                 |      |
| 1 /<br>(HSSD1/SD1<br>) | 1/t <sub>c(clk)</sub>     | Frequency <sup>(2)</sup> , mmcx_ clk <sup>(3)</sup>           |                  | 0.4               |                    | 0.4               | MHz  |
| HSSD2/SD2              | t <sub>W(clkH)</sub>      | Typical pulse duration, output clk high                       | X <sup>(4)</sup> | PO <sup>(5)</sup> | X <sup>(4)</sup> * | PO <sup>(5)</sup> | ns   |
| HSSD2/SD2              | t <sub>W(clkL)</sub>      | Typical pulse duration, output clk low                        | Υ <sup>(6)</sup> | PO <sup>(5)</sup> | Y <sup>(6)</sup>   | PO <sup>(5)</sup> | ns   |
|                        | t <sub>dc(clk)</sub>      | Duty cycle error, output clk                                  |                  | 125               |                    | 125               | ns   |
|                        | t <sub>i(clk)</sub>       | Jitter standard deviation (7), output clk                     |                  | 200               |                    | 200               | ps   |
| MMC/SD/SDI             | O Interface 1 (1          | .8 V IO)                                                      | +                | +                 |                    | #                 | -    |
|                        | t <sub>c(clk)</sub>       | Rise time, output clk                                         |                  | 10                |                    | 10                | ns   |
|                        | t <sub>W(clkH)</sub>      | Fall time, output clk                                         |                  | 10                |                    | 10                | ns   |
|                        | t <sub>W(clkL)</sub>      | Rise time, output data                                        |                  | 10                |                    | 10                | ns   |
|                        | t <sub>dc(clk)</sub>      | Fall time, output data                                        |                  | 10                |                    | 10                | ns   |
| HSSD5/SD5              | t <sub>d(CLKOH-CMD)</sub> | Delay time, mmc1_clk rising clock edge to mmc1_cmd transition | 6.3              | 2492.7            | 6.3                | 2492.7            | ns   |
| MMC/SD/SDI             | O Interface 1 (3          | s.o V IO)                                                     | 1                | 1                 |                    | Ш                 |      |
|                        | t <sub>c(clk)</sub>       | Rise time, output clk                                         |                  | 10                |                    | 0                 | ns   |
|                        | t <sub>W(clkH)</sub>      | Fall time, output clk                                         |                  | 10                |                    | 0                 | ns   |
|                        | t <sub>W(clkL)</sub>      | Rise time, output data                                        |                  | 10                |                    | 10                | ns   |
|                        | t <sub>dc(clk)</sub>      | Fall time, output data                                        |                  | 10                |                    | 10                | ns   |
| HSSD5/SD5              | t <sub>d(CLKOH-CMD)</sub> | Delay time, mmc1_clk rising clock edge to mmc1_cmd transition | 6.3              | 2492.7            | 6.3                | 2492.7            | ns   |
| MMC/SD/SDI             | O Interface 2             |                                                               |                  |                   |                    |                   |      |
|                        | t <sub>c(clk)</sub>       | Rise time, output clk                                         |                  | 10                |                    | 10                | ns   |
|                        | t <sub>W(clkH)</sub>      | Fall time, output clk                                         |                  | 10                |                    | 10                | ns   |
|                        | t <sub>W(clkL)</sub>      | Rise time, output data                                        |                  | 10                |                    | 10                | ns   |
|                        | t <sub>dc(clk)</sub>      | Fall time, output data                                        |                  | 10                |                    | 10                | ns   |
| HSSD5/SD5              | t <sub>d(CLKOH-CMD)</sub> | Delay time, mmc2_clk rising clock edge to mmc2_cmd transition | 6.3              | 2492.7            | 6.3                | 2492.7            | ns   |
| MMC/SD/SDI             | O Interface 3             |                                                               |                  |                   |                    |                   |      |
|                        | t <sub>c(clk)</sub>       | Rise time, output clk                                         |                  | 10                |                    | 10                | ns   |

- Corresponding figures showing timing parameters are common with other interface modes (see SD and HS SD modes).
- Related with the output clk maximum and minimum frequencies programmable in I/F module. (2)
- In mmcx\_clk, 'x' is equal to 1, 2, or 3.
- The X parameter is defined as shown in Table 6-120.
- PO = output clk period in ns. (5)
- The Y parameter is defined as shown in Table 6-121.
- The jitter probability density can be approximated by a Gaussian function. (7)



# Table 6-119. MMC/SD/SDIO Switching Characteristics – SD Identification Mode<sup>(1)</sup> (continued)

| NO.       | PARAMETER                 |                                                               | 1.15 V |        | 1.0 V |        | UNIT |
|-----------|---------------------------|---------------------------------------------------------------|--------|--------|-------|--------|------|
|           |                           |                                                               | MIN    | MAX    | MIN   | MAX    |      |
|           | t <sub>W(clkH)</sub>      | Fall time, output clk                                         |        | 10     |       | 10     | ns   |
|           | t <sub>W(clkL)</sub>      | Rise time, output data                                        |        | 10     |       | 10     | ns   |
|           | t <sub>dc(clk)</sub>      | Fall time, output data                                        |        | 10     |       | 10     | ns   |
| HSSD5/SD5 | t <sub>d(CLKOH-CMD)</sub> | Delay time, mmc3_clk rising clock edge to mmc3_cmd transition | 6.3    | 2492.7 | 6.3   | 2492.7 | ns   |

#### Table 6-120. X Parameter

| CLKD      | X                      |
|-----------|------------------------|
| 1 or Even | 0.5                    |
| Odd       | (trunk[CLKD/2]+1)/CLKD |

### Table 6-121. Y Parameter

| CLKD      | Υ                    |
|-----------|----------------------|
| 1 or Even | 0.5                  |
| Odd       | (trunk[CLKD/2])/CLKD |

For details about clock division factor CLKD, see the *OMAP35x Technical Reference Manual (TRM)* [literature number SPRUF98].

## 6.7.1.2 MMC/SD/SDIO in High-Speed MMC Mode

Table 6-123 and Table 6-124 assume testing over the recommended operating conditions and electrical characteristic conditions (see Figure 6-63 and Figure 6-64).

Table 6-122. MMC/SD/SDIO Timing Conditions - High-Speed MMC Mode

| TIMING CONDITION PARAMETER |                         | VALUE | UNIT |  |  |
|----------------------------|-------------------------|-------|------|--|--|
| High-Speed MMC Mode        |                         |       |      |  |  |
| Input Conditions           |                         |       |      |  |  |
| t <sub>R</sub>             | Input signal rise time  | 3     | ns   |  |  |
| t <sub>F</sub>             | Input signal fall time  | 3     | ns   |  |  |
| Output Conditions          |                         |       |      |  |  |
| C <sub>LOAD</sub>          | Output load capacitance | 30    | pF   |  |  |

# Table 6-123. MMC/SD/SDIO Timing Requirements – High-Speed MMC Mode<sup>(1)</sup> (2) (3) (4)

| NO.    |                               | PARAMETER                                                     | 1.15 V |     | 1.0 V |     | UNIT |
|--------|-------------------------------|---------------------------------------------------------------|--------|-----|-------|-----|------|
|        |                               |                                                               | MIN    | MAX | MIN   | MAX |      |
| High-S | peed MMC Mode                 | ·                                                             |        |     |       |     |      |
| MMC/S  | D/SDIO Interface              | I (1.8 V IO)                                                  |        |     |       |     |      |
| MMC3   | t <sub>su(CMDV-CLKIH)</sub>   | Setup time, mmc1_cmd valid before mmc1_clk rising clock edge  | 5.6    |     | 26    |     | ns   |
| MMC4   | t <sub>su(CLKIH-CMDIV)</sub>  | Hold time, mmc1_cmd valid after mmc1_clk rising clock edge    | 2.3    |     | 1.9   |     | ns   |
| MMC7   | t <sub>su(DATxV-CLKIH)</sub>  | Setup time, mmc1_datx valid before mmc1_clk rising clock edge | 5.6    |     | 26    |     | ns   |
| MMC8   | t <sub>su(CLKIH-DATxIV)</sub> | Hold time, mmc1_datx valid after mmc1_clk rising clock edge   | 2.3    |     | 1.9   |     | ns   |

- (1) Timing parameters are referred to output clock specified in Table 6-124.
- (2) The timing requirements are assured for the cycle jitter and duty cycle error conditions specified in Table 6-124.
- (3) Corresponding figures showing timing parameters are common with Standard MMC mode (See Figure 6-63 and Figure 6-64)

(4) In datx, x is equal to 1, 2, 3, 4, 5, 6, or 7.



# Table 6-123. MMC/SD/SDIO Timing Requirements – High-Speed MMC Mode<sup>(1)</sup> (2) (3) (4) (continued)

| NO.   |                               | PARAMETER                                                     | 1.1 | 15 V | 1.0 | 0 V | UNIT |
|-------|-------------------------------|---------------------------------------------------------------|-----|------|-----|-----|------|
|       |                               |                                                               | MIN | MAX  | MIN | MAX |      |
| MMC/S | D/SDIO Interface              | 1 (3.0 V IO)                                                  |     | 1    | 1   | 1   | Ш    |
| ММС3  | t <sub>su(CMDV-CLKIH)</sub>   | Setup time, mmc1_cmd valid before mmc1_clk rising clock edge  | 5.6 |      | 26  |     | ns   |
| MMC4  | t <sub>su(CLKIH-CMDIV)</sub>  | Hold time, mmc1_cmd valid after mmc1_clk rising clock edge    | 2.3 |      | 1.9 |     | ns   |
| MMC7  | t <sub>su(DATxV-CLKIH)</sub>  | Setup time, mmc1_datx valid before mmc1_clk rising clock edge | 5.6 |      | 26  |     | ns   |
| MMC8  | t <sub>su(CLKIH-DATxIV)</sub> | Hold time, mmc1_datx valid after mmc1_clk rising clock edge   | 2.3 |      | 1.9 |     | ns   |
| MMC/S | D/SDIO Interface              | 2                                                             |     |      |     |     |      |
| MMC3  | t <sub>su(CMDV-CLKIH)</sub>   | Setup time, mmc2_cmd valid before mmc2_clk rising clock edge  | 5.6 |      | 26  |     | ns   |
| MMC4  | t <sub>su(CLKIH-CMDIV)</sub>  | Hold time, mmc2_cmd valid after mmc2_clk rising clock edge    | 2.3 |      | 1.9 |     | ns   |
| MMC7  | t <sub>su(DATxV-CLKIH)</sub>  | Setup time, mmc2_datx valid before mmc2_clk rising clock edge | 5.6 |      | 26  |     | ns   |
| MMC8  | t <sub>su(CLKIH-DATxIV)</sub> | Hold time, mmc2_datx valid after mmc2_clk rising clock edge   | 2.3 |      | 1.9 |     | ns   |
| MMC/S | D/SDIO Interface              | 3                                                             |     |      |     |     |      |
| ММС3  | t <sub>su(CMDV-CLKIH)</sub>   | Setup time, mmc3_cmd valid before mmc3_clk rising clock edge  | 5.6 |      | 26  |     | ns   |
| MMC4  | t <sub>su(CLKIH-CMDIV)</sub>  | Hold time, mmc3_cmd valid after mmc3_clk rising clock edge    | 2.3 |      | 1.9 |     | ns   |
| MMC7  | t <sub>su(DATxV-CLKIH)</sub>  | Setup time, mmc3_datx valid before mmc3_clk rising clock edge | 5.6 |      | 26  |     | ns   |
| MMC8  | t <sub>su(CLKIH-DATxIV)</sub> | Hold time, mmc3_datx valid after mmc3_clk rising clock edge   | 2.3 |      | 1.9 |     | ns   |

# Table 6-124. MMC/SD/SDIO Switching Characteristics – High-Speed MMC Mode<sup>(1)</sup>

| N O.                | PARAMETER                 |                                                               | 1.15 V                              |         | 1.0 V                               |        | UNIT |
|---------------------|---------------------------|---------------------------------------------------------------|-------------------------------------|---------|-------------------------------------|--------|------|
|                     |                           |                                                               | MIN                                 | MIN MAX |                                     | MAX    |      |
| High-Speed MMC Mode |                           |                                                               |                                     |         | -                                   |        |      |
| 1/MMC<br>1          | 1/t <sub>c(clk)</sub>     | Frequency <sup>(2)</sup> , mmcx_ clk <sup>(3)</sup>           |                                     | 48      |                                     | 24     | MHz  |
| MMC2                | t <sub>W(clkH)</sub>      | Typical pulse duration, output clk high                       | X <sup>(4)</sup> *PO <sup>(5)</sup> |         | X <sup>(4)</sup> *PO <sup>(5)</sup> |        | ns   |
| MMC2                | t <sub>W(clkL)</sub>      | Typical pulse duration, output clk low                        | Y <sup>(6)</sup> *PO <sup>(5)</sup> |         | Y <sup>(6)</sup> *PO <sup>(5)</sup> |        | ns   |
|                     | t <sub>dc(clk)</sub>      | Duty cycle error, output clk                                  |                                     | 1041.7  |                                     | 2083.3 | ps   |
|                     | t <sub>j(clk)</sub>       | Jitter standard deviation(3), output clk                      |                                     | 200     |                                     | 200    | ps   |
| MMC/SI              | D/SDIO Interface          | 1 (1.8 V IO)                                                  |                                     |         | ,                                   |        |      |
|                     | t <sub>c(clk)</sub>       | Rise time, output clk                                         |                                     | 3       |                                     | 3      | ns   |
|                     | t <sub>W(clkH)</sub>      | Fall time, output clk                                         |                                     | 3       |                                     | 3      | ns   |
|                     | t <sub>W(clkL)</sub>      | Rise time, output data                                        |                                     | 3       |                                     | 3      | ns   |
|                     | t <sub>dc(clk)</sub>      | Fall time, output data                                        |                                     | 3       |                                     | 3      | ns   |
| MMC5                | t <sub>d(CLKOH-CMD)</sub> | Delay time, mmc1_clk rising clock edge to mmc1_cmd transition | 3.7                                 | 14.1    | 4.1                                 | 34.5   | ns   |

- (1) In datx, x is equal to 1, 2, 3, 4, 5, 6, or 7.
- (2) Related with the output clk maximum and minimum frequencies programmable in I/F module.
- (3) In mmcx\_clk, 'x' is equal to 1, 2, or 3.
- (4) The X parameter is defined as shown in Table 6-125.
- (5) PO = output clk period in ns.
- (6) The Y parameter is defined as shown in Table 6-126.



# Table 6-124. MMC/SD/SDIO Switching Characteristics – High-Speed MMC Mode<sup>(1)</sup> (continued)

| NO.    | PARAMETER                  |                                                                | 1.1 | 1.15 V |     | 0 V  | UNIT |
|--------|----------------------------|----------------------------------------------------------------|-----|--------|-----|------|------|
|        |                            |                                                                | MIN | MAX    | MIN | MAX  |      |
| MMC6   | t <sub>d(CLKOH-DATx)</sub> | Delay time, mmc1_clk rising clock edge to mmc1_datx transition | 3.7 | 14.1   | 4.1 | 34.5 | ns   |
| MMC/SI | D/SDIO Interface           | 1 (3.0 V IO)                                                   |     | 1      | i.  | 1    |      |
|        | t <sub>c(clk)</sub>        | Rise time, output clk                                          |     | 3      |     | 3    | ns   |
|        | t <sub>W(clkH)</sub>       | Fall time, output clk                                          |     | 3      |     | 3    | ns   |
|        | t <sub>W(clkL)</sub>       | Rise time, output data                                         |     | 3      |     | 3    | ns   |
|        | t <sub>dc(clk)</sub>       | Fall time, output data                                         |     | 3      |     | 3    | ns   |
| MMC5   | t <sub>d(CLKOH-CMD)</sub>  | Delay time, mmc1_clk rising clock edge to mmc1_cmd transition  | 3.7 | 14.1   | 4.1 | 34.5 | ns   |
| MMC6   | t <sub>d(CLKOH-DATx)</sub> | Delay time, mmc1_clk rising clock edge to mmc1_datx transition | 3.7 | 14.1   | 4.1 | 34.5 | ns   |
| MMC/SI | D/SDIO Interface           | 2                                                              |     | *      |     |      |      |
|        | t <sub>c(clk)</sub>        | Rise time, output clk                                          |     | 3      |     | 3    | ns   |
|        | t <sub>W(clkH)</sub>       | Fall time, output clk                                          |     | 3      |     | 3    | ns   |
|        | t <sub>W(clkL)</sub>       | Rise time, output data                                         |     | 3      |     | 3    | ns   |
|        | t <sub>dc(clk)</sub>       | Fall time, output data                                         |     | 3      |     | 3    | ns   |
| MMC5   | $t_{d(CLKOH\text{-}CMD)}$  | Delay time, mmc2_clk rising clock edge to mmc2_cmd transition  | 3.7 | 14.1   | 4.1 | 34.5 | ns   |
| MMC6   | t <sub>d(CLKOH-DATx)</sub> | Delay time, mmc2_clk rising clock edge to mmc2_datx transition | 3.7 | 16.5   | 4.1 | 36.9 | ns   |
| MMC/SI | D/SDIO Interface           | 3                                                              |     |        |     |      |      |
|        | t <sub>c(clk)</sub>        | Rise time, output clk                                          |     | 3      |     | 3    | ns   |
|        | t <sub>W(clkH)</sub>       | Fall time, output clk                                          |     | 3      |     | 3    | ns   |
|        | t <sub>W(clkL)</sub>       | Rise time, output data                                         |     | 3      |     | 3    | ns   |
|        | t <sub>dc(clk)</sub>       | Fall time, output data                                         |     | 3      |     | 3    | ns   |
| MMC5   | t <sub>d(CLKOH-CMD)</sub>  | Delay time, mmc3_clk rising clock edge to mmc3_cmd transition  | 3.7 | 14.1   | 4.1 | 34.5 | ns   |
| MMC6   | t <sub>d(CLKOH-DATx)</sub> | Delay time, mmc3_clk rising clock edge to mmc3_datx transition | 3.7 | 14.1   | 4.1 | 34.5 | ns   |

## Table 6-125. X Parameter

| CLKD      | X                      |
|-----------|------------------------|
| 1 or Even | 0.5                    |
| Odd       | (trunk[CLKD/2]+1)/CLKD |

### Table 6-126. Y Parameter

| CLKD      | Υ                    |
|-----------|----------------------|
| 1 or Even | 0.5                  |
| Odd       | (trunk[CLKD/2])/CLKD |

For details about clock division factor CLKD, see the *OMAP35x Technical Reference Manual (TRM)* [literature number <u>SPRUF98</u>].

### 6.7.1.3 MMC/SD/SDIO in Standard MMC Mode and MMC Identification Mode

Table 6-128 and Table 6-129 assume testing over the recommended operating conditions and electrical characteristic conditions.



# Table 6-127. MMC/SD/SDIO Timing Conditions - Standard MMC Mode and MMC Identification Mode

|                                               | TIMING CONDITION PARAMETER | VALUE | UNIT |  |  |
|-----------------------------------------------|----------------------------|-------|------|--|--|
| Standard MMC Mode and MMC Identification Mode |                            |       |      |  |  |
| Input Conditions                              |                            |       |      |  |  |
| t <sub>R</sub>                                | Input signal rise time     | 10    | ns   |  |  |
| t <sub>F</sub>                                | Input signal fall time     | 10    | ns   |  |  |
| Output Conditions                             |                            |       |      |  |  |
| C <sub>LOAD</sub>                             | Output load capacitance    | 30    | pF   |  |  |



# Table 6-128. MMC/SD/SDIO Timing Requirements – Standard MMC Mode and MMC Identification Mode<sup>(1)</sup>

| NO.    |                               | PARAMETER                                                     | 1.1  | 5 V | 1    | .0 V | UNIT |
|--------|-------------------------------|---------------------------------------------------------------|------|-----|------|------|------|
|        |                               |                                                               |      | MAX | MIN  | MAX  |      |
| Standa | rd MMC Mode and               | MMC Identification Mode                                       |      |     |      | ·    |      |
| MMC/S  | D/SDIO Interface 1            | (1.8 V IO)                                                    |      |     |      |      |      |
| MMC3   | t <sub>su(CMDV-CLKIH)</sub>   | Setup time, mmc1_cmd valid before mmc1_clk rising clock edge  | 13.6 |     | 65.7 |      | ns   |
| MMC4   | t <sub>su(CLKIH-CMDIV)</sub>  | Hold time, mmc1_cmd valid after mmc1_clk rising clock edge    | 8.9  |     | 8.9  |      | ns   |
| MMC7   | t <sub>su(DATxV-CLKIH)</sub>  | Setup time, mmc1_datx valid before mmc1_clk rising clock edge | 13.6 |     | 65.7 |      | ns   |
| MMC8   | t <sub>su(CLKIH-DATxIV)</sub> | Hold time, mmc1_datx valid after mmc1_clk rising clock edge   | 8.9  |     | 8.9  |      | ns   |
| MMC/S  | D/SDIO Interface 1            | (3.0 V IO)                                                    |      | *   |      | *    | *    |
| MMC3   | t <sub>su(CMDV-CLKIH)</sub>   | Setup time, mmc1_cmd valid before mmc1_clk rising clock edge  | 13.6 |     | 65.7 |      | ns   |
| MMC4   | t <sub>su(CLKIH-CMDIV)</sub>  | Hold time, mmc1_cmd valid after mmc1_clk rising clock edge    | 8.9  |     | 8.9  |      | ns   |
| MMC7   | t <sub>su(DATxV-CLKIH)</sub>  | Setup time, mmc1_datx valid before mmc1_clk rising clock edge | 13.6 |     | 65.7 |      | ns   |
| MMC8   | t <sub>su(CLKIH-DATxIV)</sub> | Hold time, mmc1_datx valid after mmc1_clk rising clock edge   | 8.9  |     | 8.9  |      | ns   |
| MMC/S  | D/SDIO Interface 2            |                                                               |      |     |      | •    | •    |
| MMC3   | t <sub>su(CMDV-CLKIH)</sub>   | Setup time, mmc2_cmd valid before mmc2_clk rising clock edge  | 13.6 |     | 65.7 |      | ns   |
| MMC4   | t <sub>su(CLKIH-CMDIV)</sub>  | Hold time, mmc2_cmd valid after mmc2_clk rising clock edge    | 8.9  |     | 8.9  |      | ns   |
| MMC7   | t <sub>su(DATxV-CLKIH)</sub>  | Setup time, mmc2_datx valid before mmc2_clk rising clock edge | 13.6 |     | 65.7 |      | ns   |
| MMC8   | t <sub>su(CLKIH-DATxIV)</sub> | Hold time, mmc2_datx valid after mmc2_clk rising clock edge   | 8.9  |     | 8.9  |      | ns   |
| MMC/S  | D/SDIO Interface 3            |                                                               |      | •   |      | •    |      |
| MMC3   | t <sub>su(CMDV-CLKIH)</sub>   | Setup time, mmc3_cmd valid before mmc3_clk rising clock edge  | 13.6 |     | 65.7 |      | ns   |
| MMC4   | t <sub>su(CLKIH-CMDIV)</sub>  | Hold time, mmc3_cmd valid after mmc3_clk rising clock edge    | 8.9  |     | 8.9  |      | ns   |
| MMC7   | t <sub>su(DATxV-CLKIH)</sub>  | Setup time, mmc3_datx valid before mmc3_clk rising clock edge | 13.6 |     | 65.7 |      | ns   |
| MMC8   | t <sub>su(CLKIH-DATxIV)</sub> | Hold time, mmc3_datx valid after mmc3_clk rising clock edge   | 8.9  |     | 8.9  |      | ns   |

<sup>(1)</sup> Timing parameters are referred to output clock specified in Table 6-129.

# Table 6-129. MMC/SD/SDIO Switching Characteristics – Standard MMC Mode and MMC Identification Mode

| NO.        | PARAMETER 1.15 V 1.0 V  |                                                     | V                                   | UNIT |                                     |     |     |  |
|------------|-------------------------|-----------------------------------------------------|-------------------------------------|------|-------------------------------------|-----|-----|--|
|            |                         |                                                     | MIN                                 | MAX  | MIN                                 | MAX |     |  |
| MMC Ide    | MMC Identification Mode |                                                     |                                     |      |                                     |     |     |  |
| 1/MMC<br>1 | 1/t <sub>c(clk)</sub>   | Frequency <sup>(1)</sup> , mmcx_ clk <sup>(2)</sup> |                                     | 0.4  |                                     | 0.4 | MHz |  |
| MMC2       | t <sub>W(clkH)</sub>    | Typical pulse duration, output clk high             | X <sup>(3)</sup> *PO <sup>(4)</sup> |      | X <sup>(3)</sup> *PO <sup>(4)</sup> |     | ns  |  |

<sup>(1)</sup> Related with the output clk maximum and minimum frequencies programmable in I/F module.

<sup>(2)</sup> The timing requirements are assured for the cycle jitter and duty cycle error conditions specified in Table 6-129.

<sup>(2)</sup> In mmcx\_clk, 'x' is equal to 1, 2, or 3.

<sup>(3)</sup> The X parameter is defined as shown in Table 6-130.

<sup>(4)</sup> PO = output clk period in ns.



# Table 6-129. MMC/SD/SDIO Switching Characteristics – Standard MMC Mode and MMC Identification Mode (continued)

| NO.        |                            | PARAMETER                                                      | 1.15                                | 1.15 V |                                     | 1.0 V  |     |
|------------|----------------------------|----------------------------------------------------------------|-------------------------------------|--------|-------------------------------------|--------|-----|
|            |                            |                                                                | MIN                                 | MAX    | MIN                                 | MAX    |     |
| MMC2       | t <sub>W(clkL)</sub>       | Typical pulse duration, output clk low                         | Y*PO <sup>(4)</sup>                 |        | Y*PO <sup>(4)</sup>                 |        | ns  |
|            | t <sub>dc(clk)</sub>       | Duty cycle error, output clk                                   |                                     | 125    |                                     | 125    | ns  |
|            | t <sub>j(clk)</sub>        | Jitter standard deviation <sup>(5)</sup> , output clk          |                                     | 200    |                                     | 200    | ps  |
| Standar    | rd MMC Mode                |                                                                |                                     |        |                                     |        |     |
| 1/MMC<br>1 | 1/t <sub>c(clk)</sub>      | Frequency <sup>(1)</sup> , mmcx_ clk <sup>(2)</sup>            |                                     | 19.2   |                                     | 9.6    | MHz |
| MMC2       | t <sub>W(clkH)</sub>       | Typical pulse duration, output clk high                        | X <sup>(3)</sup> *PO <sup>(4)</sup> |        | X <sup>(3)</sup> *PO <sup>(4)</sup> |        | ns  |
| MMC2       | t <sub>W(clkL)</sub>       | Typical pulse duration, output clk low                         | Y*PO <sup>(4)</sup>                 |        | Y*PO <sup>(4)</sup>                 |        | ns  |
|            | t <sub>dc(clk)</sub>       | Duty cycle error, output clk                                   |                                     | 2604.2 |                                     | 5208.3 | ps  |
|            | t <sub>i(clk)</sub>        | Jitter standard deviation <sup>(5)</sup> , output clk          |                                     | 200    |                                     | 200    | ps  |
| MMC/SI     | D/SDIO Interface           | 1 (1.8 V IO)                                                   |                                     |        |                                     |        |     |
|            | t <sub>c(clk)</sub>        | Rise time, output clk                                          |                                     | 10     |                                     | 10     | ns  |
|            | t <sub>W(clkH)</sub>       | Fall time, output clk                                          |                                     | 10     |                                     | 10     | ns  |
|            | t <sub>W(clkL)</sub>       | Rise time, output data                                         |                                     | 10     |                                     | 10     | ns  |
|            | t <sub>dc(clk)</sub>       | Fall time, output data                                         |                                     | 10     |                                     | 10     | ns  |
| MMC5       | t <sub>d</sub> (CLKOH-CMD) | Delay time, mmc1_clk rising clock edge to mmc1_cmd transition  | 4.3                                 | 47.8   | 4.3                                 | 99.9   | ns  |
| MMC6       | t <sub>d(CLKOH-DATx)</sub> | Delay time, mmc1_clk rising clock edge to mmc1_datx transition | 4.3                                 | 47.8   | 4.3                                 | 99.9   | ns  |
| MMC/SI     | D/SDIO Interface           | 1 (3.0 V IO)                                                   | -                                   |        | *                                   |        | •   |
|            | t <sub>c(clk)</sub>        | Rise time, output clk                                          |                                     | 10     |                                     | 10     | ns  |
|            | t <sub>W(clkH)</sub>       | Fall time, output clk                                          |                                     | 10     |                                     | 10     | ns  |
|            | t <sub>W(clkL)</sub>       | Rise time, output data                                         |                                     | 10     |                                     | 10     | ns  |
|            | t <sub>dc(clk)</sub>       | Fall time, output data                                         |                                     | 10     |                                     | 10     | ns  |
| MMC5       | t <sub>d(CLKOH-CMD)</sub>  | Delay time, mmc1_clk rising clock edge to mmc1_cmd transition  | 4.3                                 | 47.8   | 4.3                                 | 99.9   | ns  |
| MMC6       | t <sub>d(CLKOH-DATx)</sub> | Delay time, mmc1_clk rising clock edge to mmc1_datx transition | 4.3                                 | 47.8   | 4.3                                 | 99.9   | ns  |
| MMC/SI     | D/SDIO Interface           | 2                                                              |                                     |        |                                     |        | I.  |
|            | t <sub>c(clk)</sub>        | Rise time, output clk                                          |                                     | 10     |                                     | 10     | ns  |
|            | t <sub>W(clkH)</sub>       | Fall time, output clk                                          |                                     | 10     |                                     | 10     | ns  |
|            | t <sub>W(clkL)</sub>       | Rise time, output data                                         |                                     | 10     |                                     | 10     | ns  |
|            | t <sub>dc(clk)</sub>       | Fall time, output data                                         |                                     | 10     |                                     | 10     | ns  |
| MMC5       | t <sub>d(CLKOH-CMD)</sub>  | Delay time, mmc2_clk rising clock edge to mmc2_cmd transition  | 4.3                                 | 47.8   | 4.3                                 | 99.9   | ns  |
| MMC6       | t <sub>d(CLKOH-DATx)</sub> | Delay time, mmc2_clk rising clock edge to mmc2_datx transition | 4.3                                 | 47.8   | 4.3                                 | 99.9   | ns  |
| MMC/SI     | D/SDIO Interface           | 3                                                              |                                     |        |                                     |        | 1   |
|            | t <sub>c(clk)</sub>        | Rise time, output clk                                          |                                     | 10     |                                     | 10     | ns  |
|            | t <sub>W(clkH)</sub>       | Fall time, output clk                                          |                                     | 10     |                                     | 10     | ns  |
|            | t <sub>W(clkL)</sub>       | Rise time, output data                                         |                                     | 10     |                                     | 10     | ns  |
|            | t <sub>dc(clk)</sub>       | Fall time, output data                                         |                                     | 10     |                                     | 10     | ns  |
| MMC5       | t <sub>d(CLKOH-CMD)</sub>  | Delay time, mmc3_clk rising clock edge to mmc3_cmd transition  | 4.3                                 | 47.8   | 4.3                                 | 99.9   | ns  |
| MMC6       | t <sub>d(CLKOH-DATx)</sub> | Delay time, mmc3_clk rising clock edge to mmc3_datx transition | 4.3                                 | 47.8   | 4.3                                 | 99.9   | ns  |

<sup>(5)</sup> The jitter probability density can be approximated by a Gaussian function.



#### Table 6-130. X Parameter

| CLKD      | X                      |
|-----------|------------------------|
| 1 or Even | 0.5                    |
| Odd       | (trunk[CLKD/2]+1)/CLKD |

### Table 6-131. Y Parameter

| CLKD      | Υ                    |
|-----------|----------------------|
| 1 or Even | 0.5                  |
| Odd       | (trunk[CLKD/2])/CLKD |

For details about clock division factor CLKD, see the *OMAP35x Technical Reference Manual (TRM)* [literature number SPRUF98].



In mmcx, x is equal to 1, 2, or 3.

Figure 6-63. MMC/SD/SDIO - High-Speed and Standard MMC Modes - Data/Command Receive



In mmcx, x is equal to 1, 2, or 3.

Figure 6-64. MMC/SD/SDIO - High-Speed and Standard MMC Modes - Data/Command Transmit

## 6.7.1.4 MMC/SD/SDIO in High-Speed SD Mode

Table 6-133 and Table 6-134 assume testing over the recommended operating conditions and electrical characteristic conditions.

Table 6-132. MMC/SD/SDIO Timing Conditions – High-Speed SD Mode

| TIMIN                    | G CONDITION PARAMETER   | VALUE | UNIT |  |  |  |  |
|--------------------------|-------------------------|-------|------|--|--|--|--|
| High-Speed SD Mode       |                         |       |      |  |  |  |  |
| Input Conditions         |                         |       |      |  |  |  |  |
| $t_{R}$                  | Input signal rise time  | 3     | ns   |  |  |  |  |
| t <sub>F</sub>           | Input signal fall time  | 3     | ns   |  |  |  |  |
| <b>Output Conditions</b> | Output Conditions       |       |      |  |  |  |  |
| C <sub>LOAD</sub>        | Output load capacitance | 40    | pF   |  |  |  |  |



# Table 6-133. MMC/SD/SDIO Timing Requirements – High-Speed SD Mode<sup>(1)</sup> (2) (3)

| NO.     | PARAMETER                     |                                                               | 1.15 V |     | 1.0 V |     | UNIT |
|---------|-------------------------------|---------------------------------------------------------------|--------|-----|-------|-----|------|
|         |                               |                                                               | MIN    | MAX | MIN   | MAX |      |
| High-Sp | eed SD Mode                   |                                                               |        |     |       |     |      |
| MMC/SE  | D/SDIO Interface 1            | (1.8 V IO)                                                    |        |     |       |     |      |
| HSSD3   | t <sub>su(CMDV-CLKIH)</sub>   | Setup time, mmc1_cmd valid before mmc1_clk rising clock edge  | 5.6    |     | 26    |     | ns   |
| HSSD4   | t <sub>su(CLKIH-CMDIV)</sub>  | Hold time, mmc1_cmd valid after mmc1_clk rising clock edge    | 2.3    |     | 1.9   |     | ns   |
| HSSD7   | t <sub>su(DATxV-CLKIH)</sub>  | Setup time, mmc1_datx valid before mmc1_clk rising clock edge | 5.6    |     | 26    |     | ns   |
| HSSD8   | t <sub>su(CLKIH-DATxIV)</sub> | Hold time, mmc1_datx valid after mmc1_clk rising clock edge   | 2.3    |     | 1.9   |     | ns   |
| MMC/SE  | D/SDIO Interface 1            | (3.0 V IO)                                                    |        |     |       |     |      |
| HSSD3   | t <sub>su(CMDV-CLKIH)</sub>   | Setup time, mmc1_cmd valid before mmc1_clk rising clock edge  | 5.6    |     | 26    |     | ns   |
| HSSD4   | t <sub>su(CLKIH-CMDIV)</sub>  | Hold time, mmc1_cmd valid after mmc1_clk rising clock edge    | 2.3    |     | 1.9   |     | ns   |
| HSSD7   | t <sub>su(DATxV-CLKIH)</sub>  | Setup time, mmc1_datx valid before mmc1_clk rising clock edge | 5.6    |     | 26    |     | ns   |
| HSSD8   | t <sub>su(CLKIH-DATxIV)</sub> | Hold time, mmc1_datx valid after mmc1_clk rising clock edge   | 2.3    |     | 1.9   |     | ns   |
| MMC/SE  | D/SDIO Interface 2            |                                                               |        |     |       |     |      |
| HSSD3   | t <sub>su(CMDV-CLKIH)</sub>   | Setup time, mmc2_cmd valid before mmc2_clk rising clock edge  | 5.6    |     | 26    |     | ns   |
| HSSD4   | t <sub>su(CLKIH-CMDIV)</sub>  | Hold time, mmc2_cmd valid after mmc2_clk rising clock edge    | 2.3    |     | 1.9   |     | ns   |
| HSSD7   | t <sub>su(DATxV-CLKIH)</sub>  | Setup time, mmc2_datx valid before mmc2_clk rising clock edge | 5.6    |     | 26    |     | ns   |
| HSSD8   | t <sub>su(CLKIH-DATxIV)</sub> | Hold time, mmc2_datx valid after mmc2_clk rising clock edge   | 2.3    |     | 1.9   |     | ns   |
| MMC/SE  | D/SDIO Interface 3            |                                                               |        |     |       |     |      |
| HSSD3   | t <sub>su(CMDV-CLKIH)</sub>   | Setup time, mmc3_cmd valid before mmc3_clk rising clock edge  | 5.6    |     | 26    |     | ns   |
| HSSD4   | t <sub>su(CLKIH-CMDIV)</sub>  | Hold time, mmc3_cmd valid after mmc3_clk rising clock edge    | 2.3    |     | 1.9   |     | ns   |
| HSSD7   | t <sub>su(DATxV-CLKIH)</sub>  | Setup time, mmc3_datx valid before mmc3_clk rising clock edge | 5.6    |     | 26    |     | ns   |
| HSSD8   | t <sub>su(CLKIH-DATxIV)</sub> | Hold time, mmc3_datx valid after mmc3_clk rising clock edge   | 2.3    |     | 1.9   |     | ns   |

- (1) Timing Parameters are referred to output clock specified in Table 6-134.
- (2) The timing requirements are assured for the cycle jitter and duty cycle error conditions specified in Table 6-134.
- (3) In datx, x is equal to 1, 2, 3, 4, 5, 6, or 7.

## Table 6-134. MMC/SD/SDIO Switching Characteristics - High-Speed SD Mode

| NO.         | O. PARAMETER          |                                                     | 1.15 V                              |     | 1.0 V                               |     | UNIT |
|-------------|-----------------------|-----------------------------------------------------|-------------------------------------|-----|-------------------------------------|-----|------|
|             |                       |                                                     | MIN                                 | MAX | MIN                                 | MAX |      |
| High-Sp     | eed SD Mode           |                                                     |                                     |     |                                     |     |      |
| 1/HSSD<br>1 | 1/t <sub>c(clk)</sub> | Frequency <sup>(1)</sup> , mmcx_ clk <sup>(2)</sup> |                                     | 48  |                                     | 24  | ns   |
| HSSD2       | t <sub>W(clkH)</sub>  | Typical pulse duration, output clk high             | X <sup>(3)</sup> *PO <sup>(4)</sup> |     | X <sup>(3)</sup> *PO <sup>(4)</sup> |     | ns   |

- (1) Related with the output clk maximum and minimum frequencies programmable in I/F module.
- (2) In mmcx\_clk, 'x' is equal to 1, 2, or 3.
- (3) The X parameter is defined as shown in Table 6-135.
- (4) PO = output clk period in ns.



# Table 6-134. MMC/SD/SDIO Switching Characteristics – High-Speed SD Mode (continued)

| NO.    | PARAMETER                  |                                                                | 1.15                                | 5 V     | 1.0 V                               |         | UNIT |
|--------|----------------------------|----------------------------------------------------------------|-------------------------------------|---------|-------------------------------------|---------|------|
|        |                            |                                                                | MIN                                 | MIN MAX |                                     | MIN MAX |      |
| HSSD2  | t <sub>W(clkL)</sub>       | Typical pulse duration, output clk low                         | Y <sup>(5)</sup> *PO <sup>(4)</sup> |         | Y <sup>(5)</sup> *PO <sup>(4)</sup> |         | ns   |
|        | t <sub>dc(clk)</sub>       | Duty cycle error, output clk                                   |                                     | 1041.7  |                                     | 2083.3  | ps   |
|        | t <sub>j(clk)</sub>        | Jitter standard deviation (6), output clk                      |                                     | 200     |                                     | 200     | ps   |
| MMC/SE | D/SDIO Interface           | 1 (1.8 V IO)                                                   |                                     |         | +                                   |         | 1    |
|        | t <sub>c(clk)</sub>        | Rise time, output clk                                          |                                     | 3       |                                     | 3       | ns   |
|        | t <sub>W(clkH)</sub>       | Fall time, output clk                                          |                                     | 3       |                                     | 3       | ns   |
|        | t <sub>W(clkL)</sub>       | Rise time, output data                                         |                                     | 3       |                                     | 3       | ns   |
|        | t <sub>dc(clk)</sub>       | Fall time, output data                                         |                                     | 3       |                                     | 3       | ns   |
| HSSD5  | t <sub>d(CLKOH-CMD)</sub>  | Delay time, mmc1_clk rising clock edge to mmc1_cmd transition  | 3.7                                 | 14.1    | 4.1                                 | 34.5    | ns   |
| HSSD6  | t <sub>d(CLKOH-DATx)</sub> | Delay time, mmc1_clk rising clock edge to mmc1_datx transition | 3.7                                 | 14.1    | 4.1                                 | 34.5    | ns   |
| MMC/SE | D/SDIO Interface           | 1 (3.0 V IO)                                                   |                                     |         |                                     |         |      |
|        | t <sub>c(clk)</sub>        | Rise time, output clk                                          |                                     | 3       |                                     | 3       | ns   |
|        | t <sub>W(clkH)</sub>       | Fall time, output clk                                          |                                     | 3       |                                     | 3       | ns   |
|        | t <sub>W(clkL)</sub>       | Rise time, output data                                         |                                     | 3       |                                     | 3       | ns   |
|        | t <sub>dc(clk)</sub>       | Fall time, output data                                         |                                     | 3       |                                     | 3       | ns   |
| HSSD5  | t <sub>d(CLKOH-CMD)</sub>  | Delay time, mmc1_clk rising clock edge to mmc1_cmd transition  | 3.7                                 | 14.1    | 4.1                                 | 34.5    | ns   |
| HSSD6  | t <sub>d(CLKOH-DATx)</sub> | Delay time, mmc1_clk rising clock edge to mmc1_datx transition | 3.7                                 | 14.1    | 4.1                                 | 34.5    | ns   |
| MMC/SE | D/SDIO Interface           | 2                                                              |                                     |         | *                                   |         |      |
|        | t <sub>c(clk)</sub>        | Rise time, output clk                                          |                                     | 3       |                                     | 3       | ns   |
|        | t <sub>W(clkH)</sub>       | Fall time, output clk                                          |                                     | 3       |                                     | 3       | ns   |
|        | t <sub>W(clkL)</sub>       | Rise time, output data                                         |                                     | 3       |                                     | 3       | ns   |
|        | t <sub>dc(clk)</sub>       | Fall time, output data                                         |                                     | 3       |                                     | 3       | ns   |
| HSSD5  | t <sub>d(CLKOH-CMD)</sub>  | Delay time, mmc2_clk rising clock edge to mmc2_cmd transition  | 3.7                                 | 14.1    | 4.1                                 | 34.5    | ns   |
| HSSD6  | t <sub>d(CLKOH-DATx)</sub> | Delay time, mmc2_clk rising clock edge to mmc2_datx transition | 3.7                                 | 14.1    | 4.1                                 | 34.5    | ns   |
| MMC/SE | D/SDIO Interface           | 3                                                              |                                     |         |                                     |         |      |
|        | t <sub>c(clk)</sub>        | Rise time, output clk                                          |                                     | 3       |                                     | 3       | ns   |
|        | t <sub>W(clkH)</sub>       | Fall time, output clk                                          |                                     | 3       |                                     | 3       | ns   |
|        | t <sub>W(clkL)</sub>       | Rise time, output data                                         |                                     | 3       |                                     | 3       | ns   |
|        | t <sub>dc(clk)</sub>       | Fall time, output data                                         |                                     | 3       |                                     | 3       | ns   |
| HSSD5  | t <sub>d</sub> (CLKOH-CMD) | Delay time, mmc3_clk rising clock edge to mmc3_cmd transition  | 3.7                                 | 14.1    | 4.1                                 | 34.5    | ns   |
| HSSD6  | t <sub>d(CLKOH-DATx)</sub> | Delay time, mmc3_clk rising clock edge to mmc3_datx transition | 3.7                                 | 14.1    | 4.1                                 | 34.5    | ns   |

<sup>(5)</sup> The Y parameter is defined as shown in Table 6-136.

## Table 6-135. X Parameters

| CLKD      | X                      |
|-----------|------------------------|
| 1 or Even | 0.5                    |
| Odd       | (trunk[CLKD/2]+1)/CLKD |

<sup>(6)</sup> The jitter probability density can be approximated by a Gaussian function.



#### Table 6-136. Y Parameters

| CLKD      | Υ                    |
|-----------|----------------------|
| 1 or Even | 0.5                  |
| Odd       | (trunk[CLKD/2])/CLKD |

For details about clock division factor CLKD, see the *OMAP35x Technical Reference Manual (TRM)* [literature number SPRUF98].



In mmcx, x is equal to 1, 2, or 3.

Figure 6-65. MMC/SD/SDIO - High-Speed SD Mode - Data/Command Receive



In mmcx, x is equal to 1, 2, or 3.

Figure 6-66. MMC/SD/SDIO - High-Speed SD Mode - Data/Command Transmit

### 6.7.1.5 MMC/SD/SDIO in Standard SD Mode

Table 6-138 and Table 6-139 assume testing over the recommended operating conditions and electrical characteristic conditions (see Figure 6-67).

Table 6-137. MMC/SD/SDIO Timing Conditions - Standard SD Mode

| 1                 | TIMING CONDITION PARAMETER | VALUE | UNIT |  |  |  |  |
|-------------------|----------------------------|-------|------|--|--|--|--|
| Standard SD Mode  | Standard SD Mode           |       |      |  |  |  |  |
| Input Conditions  |                            |       |      |  |  |  |  |
| t <sub>R</sub>    | Input signal rise time     | 10    | ns   |  |  |  |  |
| t <sub>F</sub>    | Input signal fall time     | 10    | ns   |  |  |  |  |
| Output Conditions |                            |       |      |  |  |  |  |
| C <sub>LOAD</sub> | Output load capacitance    | 40    | pF   |  |  |  |  |



# Table 6-138. MMC/SD/SDIO Timing Requirements – Standard SD Mode<sup>(1)</sup> (2) (3)

| NO.   | PARAMETER                     |                                                               | 1.15 V |     | 1.0 V |     | UNIT |
|-------|-------------------------------|---------------------------------------------------------------|--------|-----|-------|-----|------|
|       |                               |                                                               | MIN    | MAX | MIN   | MAX |      |
| Stand | dard SD Mode                  |                                                               |        |     |       |     |      |
| MMC   | /SD/SDIO Interfac             | e 1 (1.8 V IO)                                                |        |     |       |     |      |
| SD3   | t <sub>su(CMDV-CLKIH)</sub>   | Setup time, mmc1_cmd valid before mmc1_clk rising clock edge  | 6.2    |     | 47.7  |     | ns   |
| SD4   | t <sub>su(CLKIH-CMDIV)</sub>  | Hold time, mmc1_cmd valid after mmc1_clk rising clock edge    | 19.4   |     | 19.2  |     | ns   |
| SD7   | t <sub>su(DATxV-CLKIH)</sub>  | Setup time, mmc1_datx valid before mmc1_clk rising clock edge | 6.2    |     | 47.7  |     | ns   |
| SD8   | t <sub>su(CLKIH-DATxIV)</sub> | Hold time, mmc1_datx valid after mmc1_clk rising clock edge   | 19.4   |     | 19.2  |     | ns   |
| ММС   | /SD/SDIO Interfac             | e 1 (3.0 V IO)                                                |        |     |       |     |      |
| SD3   | t <sub>su(CMDV-CLKIH)</sub>   | Setup time, mmc1_cmd valid before mmc1_clk rising clock edge  | 6.2    |     | 47.7  |     | ns   |
| SD4   | t <sub>su(CLKIH-CMDIV)</sub>  | Hold time, mmc1_cmd valid after mmc1_clk rising clock edge    | 19.4   |     | 19.2  |     | ns   |
| SD7   | t <sub>su(DATxV-CLKIH)</sub>  | Setup time, mmc1_datx valid before mmc1_clk rising clock edge | 6.2    |     | 47.7  |     | ns   |
| SD8   | t <sub>su(CLKIH-DATxIV)</sub> | Hold time, mmc1_datx valid after mmc1_clk rising clock edge   | 19.4   |     | 19.2  |     | ns   |
| MMC   | /SD/SDIO Interfac             | e 2                                                           |        |     |       |     |      |
| SD3   | t <sub>su(CMDV-CLKIH)</sub>   | Setup time, mmc2_cmd valid before mmc2_clk rising clock edge  | 6.2    |     | 47.7  |     | ns   |
| SD4   | t <sub>su(CLKIH-CMDIV)</sub>  | Hold time, mmc2_cmd valid after mmc2_clk rising clock edge    | 19.4   |     | 19.2  |     | ns   |
| SD7   | t <sub>su(DATxV-CLKIH)</sub>  | Setup time, mmc2_datx valid before mmc2_clk rising clock edge | 6.2    |     | 47.7  |     | ns   |
| SD8   | t <sub>su(CLKIH-DATxIV)</sub> | Hold time, mmc2_datx valid after mmc2_clk rising clock edge   | 19.4   |     | 19.2  |     | ns   |
| ммс   | /SD/SDIO Interfac             | e 3                                                           |        |     |       |     |      |
| SD3   | t <sub>su(CMDV-CLKIH)</sub>   | Setup time, mmc3_cmd valid before mmc3_clk rising clock edge  | 6.2    |     | 47.7  |     | ns   |
| SD4   | t <sub>su(CLKIH-CMDIV)</sub>  | Hold time, mmc3_cmd valid after mmc3_clk rising clock edge    | 19.4   |     | 19.2  |     | ns   |
| SD7   | t <sub>su(DATxV-CLKIH)</sub>  | Setup time, mmc3_datx valid before mmc3_clk rising clock edge | 6.2    |     | 47.7  |     | ns   |
| SD8   | t <sub>su(CLKIH-DATxIV)</sub> | Hold time, mmc3_datx valid after mmc3_clk rising clock edge   | 19.4   |     | 19.2  |     | ns   |

- (1) Timing parameters are referred to output clock specified in Table 6-139.
- (2) The timing requirements are assured for the cycle jitter and duty cycle error conditions specified in Table 6-139.
- (3) In datx, x is equal to 1, 2, 3, 4, 5, 6, or 7.

## Table 6-139. MMC/SD/SDIO Switching Characteristics - Standard SD Mode

| NO.       | PARAMETER             |                                                    | 1.1                                 | 1.15 V |                                     | 1.0 V |     |  |  |
|-----------|-----------------------|----------------------------------------------------|-------------------------------------|--------|-------------------------------------|-------|-----|--|--|
|           |                       |                                                    | MIN                                 | MAX    | MIN                                 | MAX   |     |  |  |
| Stand     | Standard SD Mode      |                                                    |                                     |        |                                     |       |     |  |  |
| 1/SD<br>1 | 1/t <sub>C(CIk)</sub> | Frequency <sup>(1)</sup> , mmcx_clk <sup>(2)</sup> |                                     | 24     |                                     | 12    | MHz |  |  |
| SD2       | t <sub>W(clkH)</sub>  | Typical pulse duration, output clk high            | X <sup>(3)</sup> *PO <sup>(4)</sup> |        | X <sup>(3)</sup> *PO <sup>(4)</sup> |       | ns  |  |  |

- (1) Related with the output clk maximum and minimum frequencies programmable in I/F module.
- (2) In mmcx\_clk, 'x' is equal to 1, 2, or 3.
- The X parameter is defined as shown in Table 6-140.
- (4) PO = output clk period in ns.



# Table 6-139. MMC/SD/SDIO Switching Characteristics – Standard SD Mode (continued)

| NO. | PARAMETER                  |                                                                | 1.1                                 | 1.15 V |                                     | 1.0 V  |    |  |
|-----|----------------------------|----------------------------------------------------------------|-------------------------------------|--------|-------------------------------------|--------|----|--|
|     |                            |                                                                | MIN                                 | MAX    | MIN                                 | MAX    | 1  |  |
| SD2 | t <sub>W(clkL)</sub>       | Typical pulse duration, output clk low                         | Y <sup>(5)</sup> *PO <sup>(4)</sup> |        | Y <sup>(5)</sup> *PO <sup>(4)</sup> |        | ns |  |
|     | t <sub>dc(clk)</sub>       | Duty cycle error, output clk                                   |                                     | 2083.3 |                                     | 4166.7 | ps |  |
|     | t <sub>j(clk)</sub>        | Jitter standard deviation (6), output clk                      |                                     | 200    |                                     | 200    | ps |  |
| ММС | /SD/SDIO Interfa           | ace 1 (1.8 V IO)                                               |                                     |        |                                     | -      | !  |  |
|     | t <sub>c(clk)</sub>        | Rise time, output clk                                          |                                     | 10     |                                     | 10     | ns |  |
|     | t <sub>W(clkH)</sub>       | Fall time, output clk                                          |                                     | 10     |                                     | 10     | ns |  |
|     | t <sub>W(clkL)</sub>       | Rise time, output data                                         |                                     | 10     |                                     | 10     | ns |  |
|     | t <sub>dc(clk)</sub>       | Fall time, output data                                         |                                     | 10     |                                     | 10     | ns |  |
| SD5 | t <sub>d(CLKOH-CMD)</sub>  | Delay time, mmc1_clk rising clock edge to mmc1_cmd transition  | 6.1                                 | 35.5   | 6.3                                 | 77     | ns |  |
| SD6 | t <sub>d(CLKOH-DATx)</sub> | Delay time, mmc1_clk rising clock edge to mmc1_datx transition | 6.1                                 | 35.5   | 6.3                                 | 77     | ns |  |
| ММС | /SD/SDIO Interfa           | ace 1 (3.0 V IO)                                               |                                     |        | •                                   |        | •  |  |
|     | t <sub>c(clk)</sub>        | Rise time, output clk                                          |                                     | 10     |                                     | 10     | ns |  |
|     | t <sub>W(clkH)</sub>       | Fall time, output clk                                          |                                     | 10     |                                     | 10     | ns |  |
|     | t <sub>W(clkL)</sub>       | Rise time, output data                                         |                                     | 10     |                                     | 10     | ns |  |
|     | t <sub>dc(clk)</sub>       | Fall time, output data                                         |                                     | 10     |                                     | 10     | ns |  |
| SD5 | t <sub>d(CLKOH-CMD)</sub>  | Delay time, mmc1_clk rising clock edge to mmc1_cmd transition  | 6.1                                 | 35.5   | 6.3                                 | 77     | ns |  |
| SD6 | t <sub>d(CLKOH-DATx)</sub> | Delay time, mmc1_clk rising clock edge to mmc1_datx transition | 6.1                                 | 35.5   | 6.3                                 | 77     | ns |  |
| ММС | /SD/SDIO Interfa           | ace 2                                                          |                                     |        | •                                   |        |    |  |
|     | t <sub>c(clk)</sub>        | Rise time, output clk                                          |                                     | 10     |                                     | 10     | ns |  |
|     | t <sub>W(clkH)</sub>       | Fall time, output clk                                          |                                     | 10     |                                     | 10     | ns |  |
|     | t <sub>W(clkL)</sub>       | Rise time, output data                                         |                                     | 10     |                                     | 10     | ns |  |
|     | t <sub>dc(clk)</sub>       | Fall time, output data                                         |                                     | 10     |                                     | 10     | ns |  |
| SD5 | t <sub>d(CLKOH-CMD)</sub>  | Delay time, mmc2_clk rising clock edge to mmc2_cmd transition  | 6.1                                 | 35.5   | 6.3                                 | 77     | ns |  |
| SD6 | t <sub>d(CLKOH-DATx)</sub> | Delay time, mmc2_clk rising clock edge to mmc2_datx transition | 6.1                                 | 35.5   | 6.3                                 | 77     | ns |  |
| ММС | /SD/SDIO Interfa           | ace 3                                                          |                                     |        |                                     | II.    |    |  |
|     | t <sub>c(clk)</sub>        | Rise time, output clk                                          |                                     | 10     |                                     | 10     | ns |  |
|     | t <sub>W(clkH)</sub>       | Fall time, output clk                                          |                                     | 10     |                                     | 10     | ns |  |
|     | t <sub>W(clkL)</sub>       | Rise time, output data                                         |                                     | 10     |                                     | 10     | ns |  |
|     | t <sub>dc(clk)</sub>       | Fall time, output data                                         |                                     | 10     |                                     | 10     | ns |  |
| SD5 | t <sub>d</sub> (CLKOH-CMD) | Delay time, mmc3_clk rising clock edge to mmc3_cmd transition  | 6.1                                 | 35.5   | 6.3                                 | 77     | ns |  |
| SD6 | t <sub>d(CLKOH-DATx)</sub> | Delay time, mmc3_clk rising clock edge to mmc3_datx transition | 6.1                                 | 35.5   | 6.3                                 | 77     | ns |  |

<sup>(5)</sup> The Y parameter is defined as shown in Table 6-141.

## Table 6-140. X Parameter

| CLKD      | X                      |
|-----------|------------------------|
| 1 or Even | 0.5                    |
| Odd       | (trunk[CLKD/2]+1)/CLKD |

<sup>(6)</sup> The jitter probability density can be approximated by a Gaussian function.



## Table 6-141. Y Parameter

| CLKD      | Υ                    |
|-----------|----------------------|
| 1 or Even | 0.5                  |
| Odd       | (trunk[CLKD/2])/CLKD |

For details about clock division factor CLKD, see the *OMAP35x Technical Reference Manual (TRM)* [literature number SPRUF98].



In mmcx, x is equal to 1, 2, or 3.

Figure 6-67. MMC/SD/SDIO - Standard SD Mode - Data/Command Receive



In mmcx, x is equal to 1, 2, or 3.

Figure 6-68. MMC/SD/SDIO - Standard SD Mode - Data/Command Transmit



### 6.8 Test Interfaces

The emulation and trace interfaces allow tracing activities of the following CPUs:

- ARM1136JF-STM through an Embedded Trace Macro-cell (ETM11) dedicated to enable real-time trace of the ARM subsystem operations and a Serial Debug Trace Interface (SDTI)
- IVA2 DSP through a high-speed real-time data exchange (HS-RTDX) controller

All processors can be emulated via JTAG ports.

# 6.8.1 Embedded Trace Macro Interface (ETM)

Table 6-142 assumes testing over the recommended operating conditions (see Figure 6-69).

Table 6-142. Embedded Trace Macro Interface Switching Characteristics (1)

| NO.  |                         | PARAMETER 1.15 V                                         |      | 5 V | UNIT |  |
|------|-------------------------|----------------------------------------------------------|------|-----|------|--|
|      |                         |                                                          | MIN  | MAX |      |  |
| f    | 1/t <sub>c(CLK)</sub>   | Frequency, etk_clk                                       |      | 166 | MHz  |  |
| ETM0 | t <sub>c(CLK)</sub>     | Cycle time <sup>(2)</sup> , etk_clk                      | 6    |     | ns   |  |
| ETM1 | t <sub>W(CLK)</sub>     | Clock pulse width, etk_clk                               | 2.7  |     | ns   |  |
| ETM2 | t <sub>d(CLK-CTL)</sub> | Delay time, etk_clk clock edge to etk_ctl transition     | -0.5 | 0.5 | ns   |  |
| ETM3 | t <sub>d(CLK-D)</sub>   | Delay time, etk_clk clock high to etk_d[15:0] transition | -0.5 | 0.5 | ns   |  |

The capacitive load is equivalent to 25 pF.

<sup>(2)</sup> Cycle time is given by considering a jitter of 5%.



Figure 6-69. Embedded Trace Macro Interface

### 6.8.2 System Debug Trace Interface (SDTI)

The system debug trace interface (SDTI) module provides real-time software tracing functionality to the OMAP3530/25 device.

The trace interface has four trace data pins and a trace clock pin.

This interface is a dual-edge interface: the data are available on rising and falling edges of sdti\_clk but can be also configured in single edge mode where data are available on falling edge of sdti\_clk.

Serial interface operates in clock stop regime: serial clock is not free running, when there is no trace data there is no trace clock.

### 6.8.2.1 System Debug Trace Interface in Dual-Edge Mode

Table 6-144 assumes testing over the recommended operating conditions and electrical characteristic conditions (see Figure 6-70).



# Table 6-143. System Debug Trace Interface Timing Conditions – Dual-Edge Mode

| TIMING CONDITION PARAMETER |                         | VALUE | UNIT |  |  |
|----------------------------|-------------------------|-------|------|--|--|
| <b>Output Conditions</b>   | Output Conditions       |       |      |  |  |
| C <sub>LOAD</sub>          | Output load capacitance | 25    | pF   |  |  |

Table 6-144. System Debug Trace Interface Switching Characteristics – Dual-Edge Mode

| NO. | PARAMETER                               |                                    |                               | 1.15 V               |      | 1.0 V |                   | UNIT |
|-----|-----------------------------------------|------------------------------------|-------------------------------|----------------------|------|-------|-------------------|------|
|     |                                         |                                    |                               | MIN                  | MAX  | MIN   | MAX               |      |
| SD1 | t <sub>c(CLK)</sub>                     | (CLK) Cycle time, sdti_clk period  |                               | 29                   |      | 29    |                   | ns   |
| SD2 | t <sub>w(CLK)</sub>                     | Typical pulse duration, sdti_      | clk high or low               | 0.5*P <sup>(1)</sup> |      | 0.5   | *P <sup>(1)</sup> | ns   |
|     | t <sub>dc(CLK)</sub>                    | Duty cycle error, sdti_clk         |                               | -1.2                 | 1.2  | -1.2  | 1.2               | ns   |
|     | t <sub>R(CLK)</sub> Rise time, sdti_clk |                                    |                               |                      | 5    |       | 5                 | ns   |
|     | t <sub>F(CLK)</sub>                     | Fall time, sdti_clk                |                               |                      | 5    |       | 5                 | ns   |
| SD3 | t <sub>d(CLK-TxD)</sub>                 | (CLK-TxD) Delay time, sdti_clk     | Multiplexing mode on etk pins | 2.3                  | 10.9 | 2.3   | 10.9              | ns   |
|     | transition to sdti_txd[3:0]             | Multiplexing mode on jtag_emu pins | 2.3                           | 13.9                 | 2.3  | 13.9  |                   |      |
|     | t <sub>R(CLK)</sub>                     | Rise time, sdti_txd[3:0]           |                               |                      | 5    |       | 5                 | ns   |
|     | t <sub>F(CLK)</sub>                     | Fall time, sdti_txd[3:0]           |                               |                      | 5    |       | 5                 | ns   |

#### (1) P = sdti\_clk clock period



Figure 6-70. System Debug Trace Interface - Dual-Edge Mode

# 6.8.2.2 System Debug Trace Interface in Single-Edge Mode

Table 6-146 assumes testing over the recommended operating conditions and electrical characteristic conditions (see Figure 6-71).

Table 6-145. System Debug Trace Interface Timing Conditions - Single-Edge Mode

| TIMING CONDITION PARAMETER |                         | VALUE | UNIT |  |
|----------------------------|-------------------------|-------|------|--|
| Output Conditions          |                         |       |      |  |
| C <sub>LOAD</sub>          | Output load capacitance | 25    | pF   |  |

Table 6-146. System Debug Trace Interface Switching Characteristics - Single-Edge Mode

| NO. | PARAMETER                                       |                                        | 1.1                                          | 1.15 V |                   | 1.0 V |                  |    |
|-----|-------------------------------------------------|----------------------------------------|----------------------------------------------|--------|-------------------|-------|------------------|----|
|     |                                                 |                                        |                                              | MIN    | MAX               | MIN   | MAX              |    |
| SD1 | t <sub>c(CLK)</sub>                             | Cycle time, sdti_clk period            |                                              | 29     |                   | 29    |                  | ns |
| SD2 | t <sub>w(CLK)</sub>                             | Typical pulse duration, sdti_c         | Typical pulse duration, sdti_clk high or low |        | *P <sup>(1)</sup> | 0.5   | P <sup>(1)</sup> | ns |
|     | t <sub>dc(CLK)</sub> Duty cycle error, sdti_clk |                                        | -1.2                                         | 1.2    | -1.2              | 1.2   | ns               |    |
|     | t <sub>R(CLK)</sub>                             | Rise time, sdti_clk                    |                                              |        | 5                 |       | 5                | ns |
|     | t <sub>F(CLK)</sub>                             | Fall time, sdti_clk                    |                                              |        | 5                 |       | 5                | ns |
| SD3 | t <sub>d(CLK-TxD)</sub>                         | Delay time, sdti_clk                   | Multiplexing mode on etk pins                | 2.3    | 26.5              | 2.3   | 26.5             | ns |
|     |                                                 | transition to sdti_txd[3:0] transition | Multiplexing mode on jtag_emu pins           | 2.3    | 33.2              | 2.3   | 33.2             |    |
|     | t <sub>R(CLK)</sub>                             | Rise time, sdti_txd[3:0]               |                                              |        | 5                 |       | 5                | ns |

<sup>(1)</sup> P = sdti\_clk clock period.



# Table 6-146. System Debug Trace Interface Switching Characteristics – Single-Edge Mode (continued)

| NO. | PARAMETER           |                          | 1.15 V |     | 1.0 V |     | UNIT |
|-----|---------------------|--------------------------|--------|-----|-------|-----|------|
|     |                     |                          | MIN    | MAX | MIN   | MAX |      |
|     | t <sub>F(CLK)</sub> | Fall time, sdti_txd[3:0] |        | 5   |       | 5   | ns   |



Figure 6-71. System Debug Trace Interface - Single-Edge Mode

### 6.8.3 JTAG Interfaces

OMAP3530/25 JTAG TAP controller handles standard IEEE JTAG interfaces. The following sections define the timing requirements for several tools used to test the OMAP3530/25 processors as:

- Free running clock tool, like XDS560 and XDS510 tools
- Adaptive clock tool, like RealView® ICE tool and Lauterbach™ tool

## 6.8.3.1 JTAG - Free Running Clock Mode

Table 6-148 and Table 6-149 assume testing over the recommended operating conditions and electrical characteristic conditions (see Figure 6-72).

Table 6-147. JTAG Timing Conditions – Free Running Clock Mode

| TIMING                   | G CONDITION PARAMETER   | VALUE | UNIT |  |  |  |
|--------------------------|-------------------------|-------|------|--|--|--|
| Input Conditions         | Input Conditions        |       |      |  |  |  |
| $t_R$                    | Input signal rise time  | 5     | ns   |  |  |  |
| t <sub>F</sub>           | Input signal fall time  | 5     | ns   |  |  |  |
| <b>Output Conditions</b> | Output Conditions       |       |      |  |  |  |
| C <sub>LOAD</sub>        | Output load capacitance | 30    | pF   |  |  |  |

# Table 6-148. JTAG Timing Requirements – Free Running Clock Mode<sup>(1)</sup>

| NO.  | PARAMETER                                                         |                                                                  | 1.1   | 1.15 V            |       | ) V              | UNIT |
|------|-------------------------------------------------------------------|------------------------------------------------------------------|-------|-------------------|-------|------------------|------|
|      |                                                                   |                                                                  | MIN   | MAX               | MIN   | MAX              |      |
| JT4  | 4 t <sub>c(tck)</sub> Cycle time <sup>(2)</sup> , jtag_tck period |                                                                  | 25    |                   | 33    |                  | ns   |
| JT5  | t <sub>w(tckL)</sub>                                              | Typical pulse duration, jtag_tck low                             | 0.5*  | *P <sup>(3)</sup> | 0.5*  | P <sup>(3)</sup> | ns   |
| JT6  | t <sub>w(tckH)</sub>                                              | Typical pulse duration, jtag_tck high                            | 0.5*  | *P <sup>(3)</sup> | 0.5*  | P <sup>(3)</sup> | ns   |
|      | t <sub>dc(tck)</sub>                                              | Duty cycle error, jtag_tck                                       | -1250 | 1250              | -1667 | 1667             | ps   |
|      | t <sub>j(tck)</sub>                                               | Cycle jitter <sup>(4)</sup> , jtag_tck                           | -1250 | 1250              | -1667 | 1667             | ps   |
| JT7  | t <sub>su(tdiV-rtckH)</sub>                                       | Setup time, jtag_tdi valid before jtag_rtck high                 | 1.8   |                   | 1.8   |                  | ns   |
| JT8  | t <sub>h(tdiV-rtckH)</sub>                                        | Hold time, jtag_tdi valid after jtag_rtck high                   | 0.7   |                   | 1     |                  | ns   |
| JT9  | t <sub>su(tmsV-rtckH)</sub>                                       | Setup time, jtag_tms valid before jtag_rtck high                 | 1.8   |                   | 1.8   |                  | ns   |
| JT10 | t <sub>h(tmsV-rtckH)</sub>                                        | Hold time, jtag_tms valid after jtag_rtck high                   | 0.7   |                   | 1     |                  | ns   |
| JT12 | t <sub>su(emuxV-rtckH)</sub>                                      | Setup time, jtag_emux <sup>(5)</sup> valid before jtag_rtck high | 14.6  |                   | 19.8  |                  | ns   |
| JT13 | t <sub>h(emuxV-rtckH)</sub>                                       | Hold time,jtag_emux <sup>(5)</sup> valid after jtag_rtck high    | 2     |                   | 2.7   |                  | ns   |

- (1) The timing requirements are assured for the cycle jitter and duty cycle error conditions specified.
- (2) Related with the input maximum frequency supported by the JTAG module.
- (3) P = jtag \_tck period in ns.
- 4) Maximum cycle jitter supported by jtag \_tck input clock.
- (5) x = 0 to 1



#### Table 6-149. JTAG Switching Characteristics – Free Running Clock Mode

| NO.                           |                             | PARAMETER                                                     | 1.1   | 5 V               | 1.0   | UNIT             |    |
|-------------------------------|-----------------------------|---------------------------------------------------------------|-------|-------------------|-------|------------------|----|
|                               |                             |                                                               | MIN   | MAX               | MIN   | MAX              |    |
| JT1                           | t <sub>c(rtck)</sub>        | Cycle time <sup>(1)</sup> , jtag_rtck period                  | 25    |                   | 33    |                  | ns |
| JT2                           | t <sub>w(rtckL)</sub>       | Typical pulse duration, jtag_rtck low                         | 0.5*  | PO <sup>(2)</sup> | 0.5*1 | O <sup>(2)</sup> | ns |
| JT3                           | t <sub>w(rtckH)</sub>       | Typical pulse duration, jtag_rtck high                        | 0.5*  | PO <sup>(2)</sup> | 0.5*1 | ns               |    |
|                               | t <sub>dc(rtck)</sub>       | Duty cycle error, jtag_rtck                                   | -1250 | 1250              | -1667 | 1667             | ps |
|                               | t <sub>j(rtck)</sub>        | Jitter standard deviation (3), jtag_rtck                      |       | 33.3              |       | 33.3             | ps |
|                               | t <sub>R(rtck)</sub>        | Rise time, jtag_rtck                                          |       | 4                 |       | 4                | ns |
|                               | t <sub>F(rtck)</sub>        | Fall time, jtag_rtck                                          |       | 4                 |       | 4                | ns |
| JT11                          | t <sub>d(rtckL-tdoV)</sub>  | Delay time, jtag_rtck low to jtag_tdo valid                   | -5.8  | 5.8               | -7.9  | 7.9              | ns |
|                               | t <sub>R(tdo)</sub>         | Rise time, jtag_tdo                                           |       | 4                 |       | 4                | ns |
|                               | t <sub>F(tdo)</sub>         | Fall time, jtag_tdo                                           |       | 4                 |       | 4                | ns |
| JT14 t <sub>d(rtckH-emu</sub> | t <sub>d(rtckH-emuxV)</sub> | Delay time, jtag_rtck high to ,jtag_emux <sup>(4)</sup> valid | 2.7   | 15.1              | 2.7   | 20.4             | ns |
|                               | t <sub>R(emux)</sub>        | Rise time, jtag_emux <sup>(4)</sup>                           |       | 6                 |       | 6                | ns |
|                               | t <sub>F(emux)</sub>        | Fall time, jtag_emux <sup>(4)</sup>                           |       | 6                 |       | 6                | ns |

- (1) Related with the jtag\_rtck maximum frequency.
- (2) PO = jtag \_rtck period in ns.
- (3) The jitter probability density can be approximated by a Gaussian function.
- (4) x = 0 to 1



In jtag\_emux, x is equal to 0 to 1.

Figure 6-72. JTAG Interface Timing – Free Running Clock Mode

### 6.8.3.2 JTAG - Adaptive Clock Mode

Table 6-151 and Table 6-152 assume testing over the recommended operating conditions and electrical characteristic conditions (see Figure 6-73):

Table 6-150. JTAG Timing Conditions – Adaptive Clock Mode

| TIMING           | CONDITION PARAMETER    | VALUE | UNIT |
|------------------|------------------------|-------|------|
| Input Conditions |                        |       |      |
| t <sub>R</sub>   | Input signal rise time | 5     | ns   |
| t <sub>F</sub>   | Input signal fall time | 5     | ns   |



### Table 6-150. JTAG Timing Conditions – Adaptive Clock Mode (continued)

| TIMING                   | CONDITION PARAMETER     | VALUE | UNIT |
|--------------------------|-------------------------|-------|------|
| <b>Output Conditions</b> |                         |       |      |
| C <sub>LOAD</sub>        | Output load capacitance | 30    | pF   |

# Table 6-151. JTAG Timing Requirements – Adaptive Clock Mode<sup>(1)</sup>

| NO.  |                                                            | PARAMETER                                       | 1.1   | 5 V               | 1.0   | UNIT              |    |
|------|------------------------------------------------------------|-------------------------------------------------|-------|-------------------|-------|-------------------|----|
|      |                                                            |                                                 | MIN   | MAX               | MIN   | MAX               |    |
| JA4  | t <sub>c(tck)</sub>                                        | Cycle time <sup>(2)</sup> , jtag_tck period     | 50    |                   | 50    |                   | ns |
| JA5  | t <sub>w(tckL)</sub>                                       | Typical pulse duration, jtag_tck low            | 0.5   | *P <sup>(3)</sup> | 0.5   | ns                |    |
| JA6  | t <sub>w(tckH)</sub> Typical pulse duration, jtag_tck high |                                                 | 0.5   | *P <sup>(3)</sup> | 0.5   | *P <sup>(3)</sup> | ns |
|      | t <sub>dc(lclk)</sub>                                      | Duty cycle error, jtag_tck                      | -2500 | 2500              | -2500 | 2500              | ps |
|      | t <sub>j(IcIk)</sub>                                       | Cycle jitter <sup>(4)</sup> , jtag_tck          | -1500 | 1500              | -1500 | 1500              | ps |
| JA7  | t <sub>su(tdiV-tckH)</sub>                                 | Setup time, jtag_tdi valid before jtag_tck high | 13.8  |                   | 13.8  |                   | ns |
| JA8  | t <sub>h(tdiV-tckH)</sub>                                  | Hold time, jtag_tdi valid after jtag_tck high   | 13.8  |                   | 13.8  |                   | ns |
| JA9  | t <sub>su(tmsV-tckH)</sub>                                 | Setup time, jtag_tms valid before jtag_tck high | 13.8  |                   | 13.8  |                   | ns |
| JA10 | t <sub>h(tmsV-tckH)</sub>                                  | Hold time, jtag_tms valid after jtag_tck high   | 13.8  |                   | 13.8  |                   | ns |

<sup>(1)</sup> The timing requirements are assured for the cycle jitter and duty cycle error conditions specified.

### Table 6-152. JTAG Switching Characteristics – Adaptive Clock Mode

| NO.  | PARAMETER                  |                                              | 1.1   | 5 V               | 1.0   | UNIT |    |  |
|------|----------------------------|----------------------------------------------|-------|-------------------|-------|------|----|--|
|      |                            |                                              | MIN   | MAX               | MIN   | MAX  | -  |  |
| JA1  | t <sub>c(rtck)</sub>       | Cycle time <sup>(1)</sup> , jtag_rtck period | 50    |                   | 50    |      | ns |  |
| JA2  | t <sub>w(rtckL)</sub>      | Typical pulse duration, jtag_rtck low        | 0.5*F | O <sup>(2)</sup>  | 0.5*1 | ns   |    |  |
| JA3  | t <sub>w(rtckH)</sub>      | Typical pulse duration, jtag_rtck high       | 0.5*F | PO <sup>(2)</sup> | 0.5*1 | ns   |    |  |
|      | t <sub>dc(rtck)</sub>      | Duty cycle error, jtag_rtck                  | -2500 | 2500              | -2500 | 2500 | ps |  |
|      | t <sub>j(rtck)</sub>       | Jitter standard deviation (3), jtag_rtck     |       | 33.3              |       | 33.3 | ps |  |
|      | t <sub>R(rtck)</sub>       | Rise time, jtag_rtck                         |       | 4                 |       | 4    | ns |  |
|      | t <sub>F(rtck)</sub>       | Fall time, jtag_rtck                         |       | 4                 |       | 4    | ns |  |
| JA11 | t <sub>d(rtckL-tdoV)</sub> | Delay time, jtag_rtck low to jtag_tdo valid  | -14.6 | 14.6              | -14.6 | 14.6 | ns |  |
|      | t <sub>R(tdo)</sub>        | Rise time, jtag_tdo,                         |       | 4                 |       | 4    | ns |  |
|      | t <sub>F(tdo)</sub>        | Fall time, jtag_tdo                          |       | 4                 |       | 4    | ns |  |

<sup>(1)</sup> Related with the jtag \_rtck maximum frequency programmable.

<sup>(2)</sup> Related with the input maximum frequency supported by the JTAG module.

<sup>(3)</sup> P = jtag \_tck period in ns.

<sup>(4)</sup> Maximum cycle jitter supported by jtag \_tck input clock.

<sup>(2)</sup> PO = jtag \_rtck period in ns.

<sup>(3)</sup> The jitter probability density can be approximated by a Gaussian function.





Figure 6-73. JTAG Interface Timing – Adaptive Clock Mode



#### 7 PACKAGE CHARACTERISTICS

### 7.1 Package Thermal Resistance

Table 7-1 provides the thermal resistance characteristics for the recommended package types used on the OMAP3530/25 Applications Processor.

Table 7-1. OMAP3530/25 Thermal Resistance Characteristics (1) (2)

| Package                   | Power (W) <sup>(3)</sup> | R <sub>θJA</sub> (°C/W) | R <sub>θJB</sub> (°C/W) | R <sub>θJC</sub> (°C/W) <sup>(4)</sup> | Board Type          |
|---------------------------|--------------------------|-------------------------|-------------------------|----------------------------------------|---------------------|
| OMAP3530/25<br>(CBB Pkg.) | 0.92871                  | 24.46                   | 10.94                   | See (5)                                | 2S2P <sup>(6)</sup> |
| OMAP3530/25<br>(CBC Pkg.) | 0.92871                  | 21.89                   | 6.23                    | See (5)                                | 2S2P <sup>(6)</sup> |
| OMAP3530/25<br>(CUS Pkg.) | 0.92871                  | 23.69                   | 8.1                     | 2.31                                   | 2S2P <sup>(6)</sup> |

- (1) R<sub>BJA</sub> (Theta-JA) = Thermal Resistance Junction-to-Ambient, °C/W
- (2) This table provides simulation data and may not represent actual use-case values.
  - R<sub>0JB</sub> (Theta-JB) = Thermal Resistance Junction-to-Board, °C/W
  - R<sub>0JC</sub> (Theta-JC) = Thermal Resistance Junction-to-Case, °C/W
- (3) These numbers are based on simulation results and don't necessarily represent the wattage that the part will take in actual use.
- (4) It is recommended to dissipate the heat to the board instead of attempting to remove it from the top of the chip; therefore, top-side heat sinks should not be used for package.
- (5) Not applicable if the POP package has a memory package on top; no heat sink can be used.
- (6) The board types are defined by JEDEC (reference JEDEC standard JESD51-9, Test Board for Area Array Surface Mount Package Thermal Measurements).

### 7.2 Device Support

### 7.2.1 Device and Development-Support Tool Nomenclature

To designate the stages in the product development cycle, TI assigns prefixes to the part numbers of all OMAP processors and support tools. Each OMAP device has one of three prefixes: X, P, or null (no prefix). Texas Instruments recommends two of three possible prefix designators for its support tools: TMDX and TMDS. These prefixes represent evolutionary stages of product development from engineering prototypes (TMDX) through fully qualified production devices/tools (TMDS).

Device development evolutionary flow:

- X Experimental device that is not necessarily representative of the final device's electrical specifications and may not use production assembly flow. (TMX definition)
- P Prototype device that is not necessarily the final silicon die and may not necessarily meet final electrical specifications. (TMP definition)
- **null** Production version of the silicon die that is fully qualified. (TMS definition)

Support tool development evolutionary flow:

**TMDX** Development support product that has not yet completed Texas Instruments internal qualification testing.

**TMDS** Fully qualified development support product.

TMX and TMP devices and TMDX development-support tools are shipped against the following disclaimer:

"Developmental product is intended for internal evaluation purposes."

Production devices and TMDS development-support tools have been characterized fully, and the quality and reliability of the device have been demonstrated fully. TI's standard warranty applies.



Predictions show that prototype devices (X or P), have a greater failure rate than the standard production devices. Texas Instruments recommends that these devices not be used in any production system because their expected end-use failure rate still is undefined. Only qualified production devices are to be used.

For additional description of the device nomenclature markings, see the *OMAP3530/25/15/03 Applications Processor Silicon Errata* (literature number SPRZ278).

```
OMAP3530 D
                                           CBB ( )( )( )
                                                             blank = 600 MHz Cortex - A8
PRFFIX-
                                                               72 = 720 MHz Cortex - A8
 X = Experimental Device
                                                         blank = Tray
 P = Prototype Device
                                                               = Tape and Reel
                                                          R
 blank= Production Device
                                                      blank = 0° C to 90° C (commercial temperature)
                                                            = -40° C to 105° C (extended temperature)
DEVICE -
                                                PACKAGE TYPE
SILICON REVISION
                                                  CBB = 515 pin s-PBGA
                                                  CBC = 515 pin s-PBGA
                                                  CUS = 423 pin s-PBGA
```

A. For more information on the silicon revision, please see the *OMAP3530/25/15/03 Applications Processor Silicon Errata* (literature number SPRZ278).

Figure 7-1. Device Nomenclature

## 7.2.2 Documentation Support

#### 7.2.2.1 Related Documentation from Texas Instruments

The following documents describe the OMAP3530/25 Applications Processor. Copies of these documents are available on the Internet at <a href="https://www.ti.com">www.ti.com</a>. Tip: Enter the literature number in the search box provided at <a href="https://www.ti.com">www.ti.com</a>.

The current documentation that describes the OMAP3530/25 Applications Processor, related peripherals, and other technical collateral, is available in the product folder at: www.ti.com.

**SPRUF98 OMAP35x Technical Reference Manual.** Collection of documents providing detailed information on the OMAP3 architecture including power, reset, and clock control, interrupts, memory map, and switch fabric interconnect. Detailed information on the microprocessor unit (MPU) subsystem, the image, video, and audio (IVA2.2) subsystem, as well a functional description of the peripherals supported on OMAP35x devices is also included.

TMS320C64x/C64x+ DSP CPU and Instruction Set Reference Guide. Describes the CPU architecture, pipeline, instruction set, and interrupts for the TMS320C64x and TMS320C64x+ digital signal processors (DSPs) of the TMS320C6000 DSP family. The C64x/C64x+ DSP generation comprises fixed-point devices in the C6000 DSP platform. The C64x+ DSP is an enhancement of the C64x DSP with added functionality and an expanded instruction set.

**SPRU871 TMS320C64x+ DSP Megamodule Reference Guide.** Describes the TMS320C64x+ digital signal processor (DSP) megamodule. Included is a discussion on the internal direct memory access (IDMA) controller, the interrupt controller, the power-down controller, memory protection, bandwidth management, and the memory and cache.

**SPRU889 High-Speed DSP Systems Design Reference Guide.** Provides recommendations for meeting the many challenges of high-speed DSP system design. These recommendations include information about DSP audio, video, and communications systems for the C5000 and C6000 DSP platforms.



#### 7.2.2.2 Related Documentation from Other Sources

The following documents are related to the OMAP3530/25 Applications Processor. Copies of these documents can be obtained directly from the internet or from your Texas Instruments representative.

**Cortex**<sup>TM</sup>**-A8 Technical Reference Manual**. This is the technical reference manual for the Cortex-A8 processor. A copy of this document can be obtained via the internet at <a href="http://infocenter.arm.com">http://infocenter.arm.com</a>. Please see the *OMAP35x Applications Processor Silicon Errata* (literature number <a href="https://infocenter.arm.com">SPRZ278</a>) to determine the revision of the Cortex-A8 core used on your device.

**ARM Core Cortex**<sup>TM</sup>**-A8 (AT400/AT401) Errata Notice.** Provides a list of advisories for the different revisions of the Cortex-A8 processor. Contact your TI representative for a copy of this document. Please see the *OMAP35x Applications Processor Silicon Errata* (literature number <u>SPRZ278</u>) to determine the revision of the Cortex-A8 core used on your device.





24-Aug-2018

### **PACKAGING INFORMATION**

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan                          | Lead/Ball Finish | MSL Peak Temp              | Op Temp (°C) | Device Marking         | Samples |
|------------------|--------|--------------|--------------------|------|----------------|-----------------------------------|------------------|----------------------------|--------------|------------------------|---------|
| 3530ECBCAMERCURY | ACTIVE | POP-FCBGA    | CBC                | 515  | 119            | (2)<br>Green (RoHS<br>& no Sb/Br) | (6)<br>SNAGCU    | (3)<br>Level-3-260C-168 HR | -40 to 105   | (4/5)<br>3530ECBC<br>A | Samples |
| 3530ECUSAGRM     | ACTIVE | FCBGA        | CUS                | 423  | 90             | Green (RoHS<br>& no Sb/Br)        | SNAGCU           | Level-4-260C-72 HR         | -40 to 105   | 3530ECUS<br>A          | Samples |
| OMAP3525ECBB     | ACTIVE | POP-FCBGA    | CBB                | 515  | 168            | Green (RoHS<br>& no Sb/Br)        | SNAGCU           | Level-3-260C-168 HR        | 0 to 90      | 3525ECBB               | Samples |
| OMAP3525ECBBA    | ACTIVE | POP-FCBGA    | CBB                | 515  | 168            | Green (RoHS<br>& no Sb/Br)        | SNAGCU           | Level-3-260C-168 HR        | -40 to 105   | 3525ECBB<br>A          | Samples |
| OMAP3525ECBC     | ACTIVE | POP-FCBGA    | CBC                | 515  | 119            | Green (RoHS<br>& no Sb/Br)        | SNAGCU           | Level-3-260C-168 HR        | 0 to 90      | 3525ECBC               | Samples |
| OMAP3525ECBCA    | ACTIVE | POP-FCBGA    | CBC                | 515  | 119            | Green (RoHS<br>& no Sb/Br)        | SNAGCU           | Level-3-260C-168 HR        | -40 to 105   | 3525ECBC<br>A          | Samples |
| OMAP3525ECUS     | ACTIVE | FCBGA        | CUS                | 423  | 90             | Green (RoHS<br>& no Sb/Br)        | SNAGCU           | Level-4-260C-72 HR         | 0 to 90      | 3525ECUS               | Samples |
| OMAP3525ECUSA    | ACTIVE | FCBGA        | CUS                | 423  | 90             | Green (RoHS<br>& no Sb/Br)        | SNAGCU           | Level-4-260C-72 HR         | -40 to 105   | 3525ECUS<br>A          | Samples |
| OMAP3530ECBB     | ACTIVE | POP-FCBGA    | CBB                | 515  | 168            | Green (RoHS<br>& no Sb/Br)        | SNAGCU           | Level-3-260C-168 HR        | 0 to 90      | 3530ECBB               | Samples |
| OMAP3530ECBB72   | ACTIVE | POP-FCBGA    | CBB                | 515  | 168            | Green (RoHS<br>& no Sb/Br)        | SNAGCU           | Level-3-260C-168 HR        | 0 to 90      | 3530ECBB72             | Samples |
| OMAP3530ECBBA    | ACTIVE | POP-FCBGA    | CBB                | 515  | 168            | Green (RoHS<br>& no Sb/Br)        | SNAGCU           | Level-3-260C-168 HR        | -40 to 105   | 3530ECBB<br>A          | Samples |
| OMAP3530ECBBALPD | ACTIVE | POP-FCBGA    | СВВ                | 515  | 168            | Green (RoHS<br>& no Sb/Br)        | SNAGCU           | Level-3-260C-168 HR        | -40 to 105   | 3530ECBB<br>A          | Samples |
| OMAP3530ECBBAR   | ACTIVE | POP-FCBGA    | CBB                | 515  | 1000           | Green (RoHS<br>& no Sb/Br)        | SNAGCU           | Level-3-260C-168 HR        |              | 3530ECBB<br>A          | Samples |
| OMAP3530ECBBLPD  | ACTIVE | POP-FCBGA    | CBB                | 515  | 168            | Green (RoHS<br>& no Sb/Br)        | SNAGCU           | Level-3-260C-168 HR        | 0 to 90      | 3530ECBB               | Samples |
| OMAP3530ECBC     | ACTIVE | POP-FCBGA    | CBC                | 515  | 119            | Green (RoHS<br>& no Sb/Br)        | SNAGCU           | Level-3-260C-168 HR        | 0 to 90      | 3530ECBC               | Samples |
| OMAP3530ECBC72   | ACTIVE | POP-FCBGA    | CBC                | 515  | 119            | Green (RoHS<br>& no Sb/Br)        | SNAGCU           | Level-3-260C-168 HR        | 0 to 90      | 3530ECBC72             | Samples |
| OMAP3530ECBCA    | ACTIVE | POP-FCBGA    | CBC                | 515  | 119            | Green (RoHS<br>& no Sb/Br)        | SNAGCU           | Level-3-260C-168 HR        | -40 to 105   | 3530ECBC<br>A          | Samples |



# PACKAGE OPTION ADDENDUM

24-Aug-2018

| Orderable Device | Status | Package Type | •       | Pins | U   |                            | Lead/Ball Finish | MSL Peak Temp      | Op Temp (°C) | Device Marking | Samples |
|------------------|--------|--------------|---------|------|-----|----------------------------|------------------|--------------------|--------------|----------------|---------|
|                  | (1)    |              | Drawing |      | Qty | (2)                        | (6)              | (3)                |              | (4/5)          |         |
| OMAP3530ECUS     | ACTIVE | FCBGA        | CUS     | 423  | 90  | Green (RoHS<br>& no Sb/Br) | SNAGCU           | Level-4-260C-72 HR | 0 to 90      | 3530ECUS       | Samples |
| OMAP3530ECUS72   | ACTIVE | FCBGA        | CUS     | 423  | 90  | Green (RoHS<br>& no Sb/Br) | SNAGCU           | Level-4-260C-72 HR | 0 to 90      | 3530ECUS72     | Samples |
| OMAP3530ECUSA    | ACTIVE | FCBGA        | CUS     | 423  | 90  | Green (RoHS<br>& no Sb/Br) | SNAGCU           | Level-4-260C-72 HR | -40 to 105   | 3530ECUS<br>A  | Samples |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

**Green:** TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.





24-Aug-2018

# CBB (S-PBGA-N515)

# PLASTIC BALL GRID ARRAY



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Flip chip application only.
- D. Pb-free die bump and solder ball.



# CUS (S-PBGA-N423)

# PLASTIC BALL GRID ARRAY



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Flip chip application only.
- D. Lead-free die bump and solder ball.



# CBC (S-PBGA-N515)

# PLASTIC BALL GRID ARRAY



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Flip chip application only.
- D. Lead-free die bump and solder ball.



#### **IMPORTANT NOTICE**

Texas Instruments Incorporated (TI) reserves the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete.

TI's published terms of sale for semiconductor products (http://www.ti.com/sc/docs/stdterms.htm) apply to the sale of packaged integrated circuit products that TI has qualified and released to market. Additional terms may apply to the use or sale of other types of TI products and services.

Reproduction of significant portions of TI information in TI data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such reproduced documentation. Information of third parties may be subject to additional restrictions. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyers and others who are developing systems that incorporate TI products (collectively, "Designers") understand and agree that Designers remain responsible for using their independent analysis, evaluation and judgment in designing their applications and that Designers have full and exclusive responsibility to assure the safety of Designers' applications and compliance of their applications (and of all TI products used in or for Designers' applications) with all applicable regulations, laws and other applicable requirements. Designer represents that, with respect to their applications, Designer has all the necessary expertise to create and implement safeguards that (1) anticipate dangerous consequences of failures, (2) monitor failures and their consequences, and (3) lessen the likelihood of failures that might cause harm and take appropriate actions. Designer agrees that prior to using or distributing any applications that include TI products, Designer will thoroughly test such applications and the functionality of such TI products as used in such applications.

TI's provision of technical, application or other design advice, quality characterization, reliability data or other services or information, including, but not limited to, reference designs and materials relating to evaluation modules, (collectively, "TI Resources") are intended to assist designers who are developing applications that incorporate TI products; by downloading, accessing or using TI Resources in any way, Designer (individually or, if Designer is acting on behalf of a company, Designer's company) agrees to use any particular TI Resource solely for this purpose and subject to the terms of this Notice.

TI's provision of TI Resources does not expand or otherwise alter TI's applicable published warranties or warranty disclaimers for TI products, and no additional obligations or liabilities arise from TI providing such TI Resources. TI reserves the right to make corrections, enhancements, improvements and other changes to its TI Resources. TI has not conducted any testing other than that specifically described in the published documentation for a particular TI Resource.

Designer is authorized to use, copy and modify any individual TI Resource only in connection with the development of applications that include the TI product(s) identified in such TI Resource. NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE TO ANY OTHER TI INTELLECTUAL PROPERTY RIGHT, AND NO LICENSE TO ANY TECHNOLOGY OR INTELLECTUAL PROPERTY RIGHT OF TI OR ANY THIRD PARTY IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information regarding or referencing third-party products or services does not constitute a license to use such products or services, or a warranty or endorsement thereof. Use of TI Resources may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

TI RESOURCES ARE PROVIDED "AS IS" AND WITH ALL FAULTS. TI DISCLAIMS ALL OTHER WARRANTIES OR REPRESENTATIONS, EXPRESS OR IMPLIED, REGARDING RESOURCES OR USE THEREOF, INCLUDING BUT NOT LIMITED TO ACCURACY OR COMPLETENESS, TITLE, ANY EPIDEMIC FAILURE WARRANTY AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY DESIGNER AGAINST ANY CLAIM, INCLUDING BUT NOT LIMITED TO ANY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON ANY COMBINATION OF PRODUCTS EVEN IF DESCRIBED IN TI RESOURCES OR OTHERWISE. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL, DIRECT, SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL OR EXEMPLARY DAMAGES IN CONNECTION WITH OR ARISING OUT OF TI RESOURCES OR USE THEREOF, AND REGARDLESS OF WHETHER TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES.

Unless TI has explicitly designated an individual product as meeting the requirements of a particular industry standard (e.g., ISO/TS 16949 and ISO 26262), TI is not responsible for any failure to meet such industry standard requirements.

Where TI specifically promotes products as facilitating functional safety or as compliant with industry functional safety standards, such products are intended to help enable customers to design and create their own applications that meet applicable functional safety standards and requirements. Using products in an application does not by itself establish any safety features in the application. Designers must ensure compliance with safety-related requirements and standards applicable to their applications. Designer may not use any TI products in life-critical medical equipment unless authorized officers of the parties have executed a special contract specifically governing such use. Life-critical medical equipment is medical equipment where failure of such equipment would cause serious bodily injury or death (e.g., life support, pacemakers, defibrillators, heart pumps, neurostimulators, and implantables). Such equipment includes, without limitation, all medical devices identified by the U.S. Food and Drug Administration as Class III devices and equivalent classifications outside the U.S.

TI may expressly designate certain products as completing a particular qualification (e.g., Q100, Military Grade, or Enhanced Product). Designers agree that it has the necessary expertise to select the product with the appropriate qualification designation for their applications and that proper product selection is at Designers' own risk. Designers are solely responsible for compliance with all legal and regulatory requirements in connection with such selection.

Designer will fully indemnify TI and its representatives against any damages, costs, losses, and/or liabilities arising out of Designer's non-compliance with the terms and provisions of this Notice.